Line Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
ALWAYS | 143 | 3 | 3 | 100.00 |
CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
ALWAYS | 163 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
139 |
1 |
1 |
143 |
1 |
1 |
144 |
1 |
1 |
146 |
1 |
1 |
149 |
1 |
1 |
163 |
|
unreachable |
164 |
|
unreachable |
165 |
|
unreachable |
166 |
|
unreachable |
167 |
|
unreachable |
168 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_edn_req
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (req_i & ((~ack_o)))
--1-- -----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 139
EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
--------1-------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 139
SUB-EXPRESSION (req_i && ack_o)
--1-- --2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 139
SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
----1---
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T6 |
LINE 139
SUB-EXPRESSION (fips_q & word_fips)
---1-- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
TERNARY |
139 |
3 |
3 |
100.00 |
IF |
143 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 139 ((req_i && ack_o)) ?
-2-: 139 (word_ack) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T4,T5,T6 |
0 |
1 |
Covered |
T4,T5,T6 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 143 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_edn_req
Assertion Details
DataOutputDiffFromPrev_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491744238 |
278014288 |
0 |
0 |
T4 |
547929 |
506894 |
0 |
0 |
T5 |
19250 |
4993 |
0 |
0 |
T6 |
185555 |
182114 |
0 |
0 |
T8 |
516752 |
144579 |
0 |
0 |
T9 |
34294 |
0 |
0 |
0 |
T10 |
9729 |
0 |
0 |
0 |
T11 |
9794 |
0 |
0 |
0 |
T12 |
524799 |
429900 |
0 |
0 |
T14 |
5369 |
0 |
0 |
0 |
T15 |
0 |
416656 |
0 |
0 |
T16 |
0 |
330076 |
0 |
0 |
T44 |
0 |
5658 |
0 |
0 |
T114 |
0 |
32165 |
0 |
0 |
T121 |
99665 |
92224 |
0 |
0 |
DataOutputValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491744238 |
276728 |
0 |
0 |
T4 |
547929 |
624 |
0 |
0 |
T5 |
19250 |
93 |
0 |
0 |
T6 |
185555 |
841 |
0 |
0 |
T8 |
516752 |
1018 |
0 |
0 |
T9 |
34294 |
0 |
0 |
0 |
T10 |
9729 |
0 |
0 |
0 |
T11 |
9794 |
0 |
0 |
0 |
T12 |
524799 |
2476 |
0 |
0 |
T14 |
5369 |
0 |
0 |
0 |
T15 |
0 |
193 |
0 |
0 |
T16 |
0 |
2095 |
0 |
0 |
T44 |
0 |
92 |
0 |
0 |
T114 |
0 |
468 |
0 |
0 |
T121 |
99665 |
45 |
0 |
0 |