Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491744238 |
553830 |
0 |
0 |
T4 |
547929 |
1249 |
0 |
0 |
T5 |
19250 |
186 |
0 |
0 |
T6 |
185555 |
1682 |
0 |
0 |
T8 |
516752 |
2036 |
0 |
0 |
T9 |
34294 |
0 |
0 |
0 |
T10 |
9729 |
0 |
0 |
0 |
T11 |
9794 |
0 |
0 |
0 |
T12 |
524799 |
4970 |
0 |
0 |
T14 |
5369 |
0 |
0 |
0 |
T15 |
0 |
386 |
0 |
0 |
T16 |
0 |
4190 |
0 |
0 |
T44 |
0 |
184 |
0 |
0 |
T114 |
0 |
936 |
0 |
0 |
T121 |
99665 |
90 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491744238 |
553778 |
0 |
0 |
T4 |
547929 |
1249 |
0 |
0 |
T5 |
19250 |
186 |
0 |
0 |
T6 |
185555 |
1682 |
0 |
0 |
T8 |
516752 |
2036 |
0 |
0 |
T9 |
34294 |
0 |
0 |
0 |
T10 |
9729 |
0 |
0 |
0 |
T11 |
9794 |
0 |
0 |
0 |
T12 |
524799 |
4970 |
0 |
0 |
T14 |
5369 |
0 |
0 |
0 |
T15 |
0 |
386 |
0 |
0 |
T16 |
0 |
4190 |
0 |
0 |
T44 |
0 |
184 |
0 |
0 |
T114 |
0 |
936 |
0 |
0 |
T121 |
99665 |
90 |
0 |
0 |