Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455722203 |
503254 |
0 |
0 |
T1 |
30508 |
476 |
0 |
0 |
T2 |
63077 |
1136 |
0 |
0 |
T3 |
51786 |
272 |
0 |
0 |
T5 |
28014 |
0 |
0 |
0 |
T8 |
94381 |
464 |
0 |
0 |
T9 |
58562 |
282 |
0 |
0 |
T10 |
14541 |
194 |
0 |
0 |
T11 |
93972 |
746 |
0 |
0 |
T12 |
8684 |
0 |
0 |
0 |
T13 |
37929 |
402 |
0 |
0 |
T16 |
0 |
1052 |
0 |
0 |
T95 |
0 |
478 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455722203 |
503194 |
0 |
0 |
T1 |
30508 |
476 |
0 |
0 |
T2 |
63077 |
1136 |
0 |
0 |
T3 |
51786 |
272 |
0 |
0 |
T5 |
28014 |
0 |
0 |
0 |
T8 |
94381 |
464 |
0 |
0 |
T9 |
58562 |
282 |
0 |
0 |
T10 |
14541 |
194 |
0 |
0 |
T11 |
93972 |
746 |
0 |
0 |
T12 |
8684 |
0 |
0 |
0 |
T13 |
37929 |
401 |
0 |
0 |
T16 |
0 |
1052 |
0 |
0 |
T95 |
0 |
478 |
0 |
0 |