Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447256694 |
510777 |
0 |
0 |
T2 |
29810 |
188 |
0 |
0 |
T3 |
45075 |
188 |
0 |
0 |
T4 |
377808 |
4998 |
0 |
0 |
T5 |
629555 |
4421 |
0 |
0 |
T6 |
0 |
1934 |
0 |
0 |
T7 |
28888 |
0 |
0 |
0 |
T8 |
15528 |
0 |
0 |
0 |
T9 |
11546 |
0 |
0 |
0 |
T10 |
48958 |
1151 |
0 |
0 |
T11 |
13177 |
0 |
0 |
0 |
T12 |
13171 |
0 |
0 |
0 |
T14 |
0 |
2621 |
0 |
0 |
T103 |
0 |
182 |
0 |
0 |
T104 |
0 |
274 |
0 |
0 |
T108 |
0 |
204 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447256694 |
510733 |
0 |
0 |
T2 |
29810 |
188 |
0 |
0 |
T3 |
45075 |
188 |
0 |
0 |
T4 |
377808 |
4998 |
0 |
0 |
T5 |
629555 |
4421 |
0 |
0 |
T6 |
0 |
1934 |
0 |
0 |
T7 |
28888 |
0 |
0 |
0 |
T8 |
15528 |
0 |
0 |
0 |
T9 |
11546 |
0 |
0 |
0 |
T10 |
48958 |
1150 |
0 |
0 |
T11 |
13177 |
0 |
0 |
0 |
T12 |
13171 |
0 |
0 |
0 |
T14 |
0 |
2621 |
0 |
0 |
T103 |
0 |
182 |
0 |
0 |
T104 |
0 |
274 |
0 |
0 |
T108 |
0 |
204 |
0 |
0 |