Line Coverage for Module :
prim_generic_ram_1p
| Line No. | Total | Covered | Percent |
TOTAL | | 29 | 0 | 0.00 |
CONT_ASSIGN | 42 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
CONT_ASSIGN | 52 | 1 | 0 | 0.00 |
ALWAYS | 63 | 6 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1p_0/rtl/prim_generic_ram_1p.sv' or '../src/lowrisc_prim_generic_ram_1p_0/rtl/prim_generic_ram_1p.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
42 |
0 |
1 |
52 |
0 |
22 |
63 |
0 |
1 |
64 |
0 |
1 |
65 |
0 |
1 |
66 |
0 |
1 |
67 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
72 |
0 |
1 |
|
|
|
==> MISSING_ELSE |
Branch Coverage for Module :
prim_generic_ram_1p
| Line No. | Total | Covered | Percent |
Branches |
|
3 |
0 |
0.00 |
IF |
63 |
3 |
0 |
0.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1p_0/rtl/prim_generic_ram_1p.sv' or '../src/lowrisc_prim_generic_ram_1p_0/rtl/prim_generic_ram_1p.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 63 if (req_i)
-2-: 64 if (write_i)
Branches:
-1- | -2- | Status | Tests |
1 |
1 |
Not Covered |
|
1 |
0 |
Not Covered |
|
0 |
- |
Not Covered |
|