Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered553.77
Success140296.23
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001120112000
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 00959950799512330800
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 009599507924524300
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 009599507912453400
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 009599507925868900
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 00959950799512330800
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 00959950799512330800
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 00959950799512330800
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 00959950799512330800
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001120112000
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 00959950799512330800
tb.dut.u_otp_rsp_fifo.DataKnown_A 00959950791575069000
tb.dut.u_otp_rsp_fifo.DepthKnown_A 00959950799512330800
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 00959950799512330800
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 00959950799512330800
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 00959950791575069000
tb.dut.u_part_sel_idx.CheckHotOne_A 00959950799512330800
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001120112000
tb.dut.u_part_sel_idx.GrantKnown_A 00959950799512330800
tb.dut.u_part_sel_idx.IdxKnown_A 00959950799512330800
tb.dut.u_part_sel_idx.Priority_A 00959950799512330800
tb.dut.u_part_sel_idx.ReqImpliesValid_A 00959950799512330800
tb.dut.u_part_sel_idx.ValidKnown_A 00959950799512330800
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 00959950794174362900
tb.dut.u_prim_edn_req.DataOutputValid_A 009599507920516900
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 009599507941059000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 009599507941055700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 0022281977041069000
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 009599507920512400
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 00959950799512330800
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_reg_core.en2addrHit 0099015688663684900
tb.dut.u_reg_core.reAfterRv 0099015688663684900
tb.dut.u_reg_core.rePulse 0099015688571773100
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001293129300
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001293129300
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001293129300
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001293129300
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001293129300
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001293129300
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001293129300
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001293129300
tb.dut.u_reg_core.u_socket.NotOverflowed_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 0099015688893802100
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 00990156881324168300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 0099015688115203200
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 009901568893842300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 0099015688738212900
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 00990156881230326000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 00990156889809053300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001293129300
tb.dut.u_reg_core.u_socket.maxN 001293129300
tb.dut.u_reg_core.wePulse 009901568891911800
tb.dut.u_scrmbl_mtx.CheckHotOne_A 00959950799512330800
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001120112000
tb.dut.u_scrmbl_mtx.GrantKnown_A 00959950799512330800
tb.dut.u_scrmbl_mtx.IdxKnown_A 00959950799512330800
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 00959950795346985200
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 00959950794165345600
tb.dut.u_scrmbl_mtx.ValidKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001120112000
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001120112000
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001120112000
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001120112000
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 00959950798248200
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 00959950798248200
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001120112000
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 0095995079136323700
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0095995079136323700
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001120112000
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001120112000
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 009599507920527400
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 009599507920527400
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001120112000
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 009599507952906300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 00959950799512330800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 009599507952906300
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001120112000
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 00959950799512330800
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 00959950799512330800
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001120112000
tb.dut.u_tlul_lc_gate.u_state_regs_A 00959950799512330800
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001120112000
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001120112000

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 0095995079001109
tb.dut.u_otp_arb.RoundRobin_A 0095995079001109
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 0095995079001109
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 0095995079001109
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00959950799508292903327
tb.dut.u_scrmbl_mtx.RoundRobin_A 0095995079001109

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 0099016585113111310
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00990165852052050
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00990165852062060
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00990165851331330
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 009901658526260
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 00990165851041040
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 00990165851001000
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0099016585637763770
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 009901658510023100230
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0099016585351128835112881212
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00990165855385380
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 009901658578780
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 009901658584840
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 009901658554540
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0099016585880
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 009901658546460
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009901658518180
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0099016585185818580
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0099016585340734070
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0099016585660166601655

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 0099016585113111310
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00990165852052050
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00990165852062060
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 00990165851331330
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 009901658526260
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 00990165851041040
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 00990165851001000
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0099016585637763770
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 009901658510023100230
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0099016585351128835112881212
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00990165855385380
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 009901658578780
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 009901658584840
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 009901658554540
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0099016585880
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 009901658546460
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 009901658518180
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0099016585185818580
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0099016585340734070
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0099016585660166601655