Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered543.71
Success140396.29
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001123112300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 00807910547996221600
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 008079105423430900
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 008079105411866600
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 008079105424818000
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 00807910547996221600
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 00807910547996221600
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 00807910547996221600
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 00807910547996221600
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001123112300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 00807910547996221600
tb.dut.u_otp_rsp_fifo.DataKnown_A 00807910541460896200
tb.dut.u_otp_rsp_fifo.DepthKnown_A 00807910547996221600
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 00807910547996221600
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 00807910547996221600
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 00807910541460896200
tb.dut.u_part_sel_idx.CheckHotOne_A 00807910547996221600
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001123112300
tb.dut.u_part_sel_idx.GrantKnown_A 00807910547996221600
tb.dut.u_part_sel_idx.IdxKnown_A 00807910547996221600
tb.dut.u_part_sel_idx.Priority_A 00807910547996221600
tb.dut.u_part_sel_idx.ReqImpliesValid_A 00807910547996221600
tb.dut.u_part_sel_idx.ValidKnown_A 00807910547996221600
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 00807910542963259700
tb.dut.u_prim_edn_req.DataOutputValid_A 008079105419542500
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 008079105439127700
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 008079105439121900
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 0018749748439143500
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 008079105419536900
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 00807910547996221600
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_reg_core.en2addrHit 0083832030655810800
tb.dut.u_reg_core.reAfterRv 0083832030655810800
tb.dut.u_reg_core.rePulse 0083832030566991500
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001297129700
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001297129700
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001297129700
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001297129700
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001297129700
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001297129700
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001297129700
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001297129700
tb.dut.u_reg_core.u_socket.NotOverflowed_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 0083832030907873400
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 00838320301222626500
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 0083832030127429800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 0083832030106730800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 0083832030737766300
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 00838320301115895700
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 00838320308294815000
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001297129700
tb.dut.u_reg_core.u_socket.maxN 001297129700
tb.dut.u_reg_core.wePulse 008383203088819300
tb.dut.u_scrmbl_mtx.CheckHotOne_A 00807910547996221600
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001123112300
tb.dut.u_scrmbl_mtx.GrantKnown_A 00807910547996221600
tb.dut.u_scrmbl_mtx.IdxKnown_A 00807910547996221600
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 00807910544609127600
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 00807910543387094000
tb.dut.u_scrmbl_mtx.ValidKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001123112300
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001123112300
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001123112300
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001123112300
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 00807910548128000
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 00807910548128000
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001123112300
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 0080791054150044600
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0080791054150044600
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001123112300
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001123112300
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 008079105419785400
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008079105419785400
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001123112300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 008079105454166300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 00807910547996221600
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 008079105454166300
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001123112300
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 00807910547996221600
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 00807910547996221600
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001123112300
tb.dut.u_tlul_lc_gate.u_state_regs_A 00807910547996221600
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001123112300
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001123112300

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 0080791054001107
tb.dut.u_otp_arb.RoundRobin_A 0080791054001107
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 0080791054001107
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 0080791054001107
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 00807910547992361803321
tb.dut.u_scrmbl_mtx.RoundRobin_A 0080791054001107

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00838329287197190
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00838329281621620
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00838329281671670
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008383292893930
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 008383292837370
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008383292881810
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008383292899990
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0083832928471347130
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 008383292810828108280
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0083832928327426132742611207
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00838329282962960
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 008383292874741
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 008383292882821
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008383292856561
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0083832928331
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008383292849491
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008383292835351
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0083832928118511850
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0083832928380838080
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0083832928556145561454

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00838329287197190
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 00838329281621620
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 00838329281671670
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008383292893930
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 008383292837370
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008383292881810
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008383292899990
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0083832928471347130
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 008383292810828108280
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 0083832928327426132742611207
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00838329282962960
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 008383292874741
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 008383292882821
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 008383292856561
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0083832928331
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 008383292849491
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 008383292835351
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 0083832928118511850
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 0083832928380838080
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 0083832928556145561454