SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
85.71 | 74.29 | 1 | 100 | 1 | 1 | 64 | 64 |
NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 57.14 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpRotCreatorAuthCodesignErrIdx] | 71.43 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpRotCreatorAuthStateErrIdx] | 71.43 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
57.14 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 3 | 4 | 57.14 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 3 | 4 | 57.14 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
71.43 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 2 | 5 | 71.43 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 2 | 5 | 71.43 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
71.43 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 2 | 5 | 71.43 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 2 | 5 | 71.43 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
85.71 | 1 | 100 | 1 | 64 | 64 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Variables | 7 | 1 | 6 | 85.71 |
VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 3 | 4 | 57.14 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
ecc_uncorr_err | 0 | 1 | 1 | |
ecc_corr_err | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 98507 | 1 | T4 | 60 | T6 | 163 | T91 | 516 | ||||
check_fail | 2 | 1 | T149 | 1 | T150 | 1 | - | - | ||||
access_err | 28298 | 1 | T4 | 16 | T5 | 2 | T92 | 13 | ||||
no_err | 88877 | 1 | T3 | 126 | T4 | 50 | T6 | 27 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 2 | 5 | 71.43 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
check_fail | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 97579 | 1 | T4 | 60 | T6 | 163 | T91 | 516 | ||||
access_err | 28850 | 1 | T4 | 44 | T5 | 24 | T92 | 29 | ||||
ecc_uncorr_err | 1020 | 1 | T125 | 29 | T153 | 13 | T158 | 1 | ||||
ecc_corr_err | 847 | 1 | T36 | 2 | T116 | 8 | T34 | 134 | ||||
no_err | 87212 | 1 | T3 | 126 | T4 | 22 | T6 | 27 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 2 | 5 | 71.43 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
check_fail | 0 | 1 | 1 | |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 98051 | 1 | T4 | 60 | T6 | 163 | T23 | 1 | ||||
access_err | 29374 | 1 | T4 | 53 | T92 | 33 | T25 | 68 | ||||
ecc_uncorr_err | 560 | 1 | T161 | 36 | T129 | 1 | T157 | 20 | ||||
ecc_corr_err | 1053 | 1 | T4 | 12 | T121 | 6 | T36 | 19 | ||||
no_err | 86397 | 1 | T3 | 126 | T4 | 1 | T6 | 27 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 98048 | 1 | T4 | 60 | T6 | 163 | T91 | 516 | ||||
check_fail | 1 | 1 | T149 | 1 | - | - | - | - | ||||
access_err | 30016 | 1 | T6 | 3 | T114 | 8 | T92 | 23 | ||||
ecc_uncorr_err | 568 | 1 | T23 | 1 | T128 | 1 | T130 | 1 | ||||
ecc_corr_err | 999 | 1 | T116 | 2 | T153 | 6 | T154 | 10 | ||||
no_err | 86078 | 1 | T3 | 126 | T4 | 66 | T6 | 24 |
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins | 7 | 1 | 6 | 85.71 |
NAME | COUNT | AT LEAST | NUMBER | STATUS |
macro_err | 0 | 1 | 1 |
NAME | COUNT | STATUS |
illegal_err | 0 | Illegal |
NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
fsm_err | 98238 | 1 | T2 | 1 | T4 | 60 | T6 | 163 | ||||
check_fail | 3 | 1 | T101 | 1 | T149 | 1 | T150 | 1 | ||||
access_err | 29307 | 1 | T4 | 19 | T5 | 53 | T92 | 9 | ||||
ecc_uncorr_err | 379 | 1 | T151 | 1 | T161 | 37 | T159 | 1 | ||||
ecc_corr_err | 966 | 1 | T34 | 70 | T37 | 24 | T38 | 15 | ||||
no_err | 86725 | 1 | T3 | 126 | T4 | 47 | T6 | 27 |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |