Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
151035380 |
150898375 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151035380 |
150898375 |
0 |
0 |
T1 |
167965 |
166217 |
0 |
0 |
T2 |
210900 |
210752 |
0 |
0 |
T3 |
358888 |
358750 |
0 |
0 |
T4 |
237942 |
237768 |
0 |
0 |
T5 |
24624 |
24541 |
0 |
0 |
T6 |
19318 |
16962 |
0 |
0 |
T7 |
54803 |
54710 |
0 |
0 |
T8 |
57452 |
57397 |
0 |
0 |
T9 |
355611 |
355489 |
0 |
0 |
T10 |
132223 |
132137 |
0 |
0 |