Line Coverage for Module :
prim_generic_rom
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 2 | 66.67 |
CONT_ASSIGN | 22 | 1 | 0 | 0.00 |
ALWAYS | 27 | 2 | 2 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' or '../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
22 |
0 |
1 |
27 |
1 |
1 |
28 |
1 |
1 |
|
|
|
MISSING_ELSE |
Branch Coverage for Module :
prim_generic_rom
| Line No. | Total | Covered | Percent |
Branches |
|
2 |
2 |
100.00 |
IF |
27 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv' or '../src/lowrisc_prim_generic_rom_0/rtl/prim_generic_rom.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 27 if (req_i)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_generic_rom
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
noXOnCsI |
174170081 |
174170081 |
0 |
0 |
noXOnCsI
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174170081 |
174170081 |
0 |
0 |
T1 |
116754 |
116754 |
0 |
0 |
T2 |
211087 |
211087 |
0 |
0 |
T3 |
590840 |
590840 |
0 |
0 |
T4 |
43153 |
43153 |
0 |
0 |
T5 |
287350 |
287350 |
0 |
0 |
T6 |
209701 |
209701 |
0 |
0 |
T7 |
20811 |
20811 |
0 |
0 |
T8 |
205167 |
205167 |
0 |
0 |
T9 |
141812 |
141812 |
0 |
0 |
T10 |
189425 |
189425 |
0 |
0 |