Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
174170081 |
174034956 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174170081 |
174034956 |
0 |
0 |
T1 |
116754 |
116701 |
0 |
0 |
T2 |
211087 |
210661 |
0 |
0 |
T3 |
590840 |
590548 |
0 |
0 |
T4 |
43153 |
42984 |
0 |
0 |
T5 |
287350 |
287226 |
0 |
0 |
T6 |
209701 |
209405 |
0 |
0 |
T7 |
20811 |
20759 |
0 |
0 |
T8 |
205167 |
205021 |
0 |
0 |
T9 |
141812 |
141804 |
0 |
0 |
T10 |
189425 |
189339 |
0 |
0 |