Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
173091908 |
172913397 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173091908 |
172913397 |
0 |
0 |
T1 |
8563 |
8478 |
0 |
0 |
T2 |
202105 |
201847 |
0 |
0 |
T3 |
19662 |
19445 |
0 |
0 |
T4 |
9149 |
9075 |
0 |
0 |
T5 |
214653 |
214596 |
0 |
0 |
T6 |
143437 |
143375 |
0 |
0 |
T7 |
276182 |
275856 |
0 |
0 |
T8 |
90266 |
90198 |
0 |
0 |
T9 |
107146 |
107012 |
0 |
0 |
T10 |
237811 |
237670 |
0 |
0 |