Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
418741486 |
418383946 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418741486 |
418383946 |
0 |
0 |
T1 |
424056 |
423923 |
0 |
0 |
T2 |
16872 |
16709 |
0 |
0 |
T3 |
18113 |
17955 |
0 |
0 |
T4 |
698034 |
696127 |
0 |
0 |
T5 |
45978 |
45896 |
0 |
0 |
T6 |
135660 |
135606 |
0 |
0 |
T7 |
409395 |
409235 |
0 |
0 |
T8 |
33121 |
32955 |
0 |
0 |
T9 |
71214 |
71126 |
0 |
0 |
T10 |
186355 |
186338 |
0 |
0 |