Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
201368213 |
201197261 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
201368213 |
201197261 |
0 |
0 |
| T1 |
196275 |
196194 |
0 |
0 |
| T2 |
81766 |
81709 |
0 |
0 |
| T3 |
537933 |
537536 |
0 |
0 |
| T4 |
175524 |
175427 |
0 |
0 |
| T5 |
441618 |
440257 |
0 |
0 |
| T6 |
150544 |
150532 |
0 |
0 |
| T7 |
178037 |
177803 |
0 |
0 |
| T8 |
366908 |
366712 |
0 |
0 |
| T9 |
279982 |
279868 |
0 |
0 |
| T10 |
84044 |
83881 |
0 |
0 |