Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
188358865 |
188186632 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188358865 |
188186632 |
0 |
0 |
T1 |
148711 |
148579 |
0 |
0 |
T2 |
103634 |
103567 |
0 |
0 |
T3 |
207331 |
207238 |
0 |
0 |
T4 |
205919 |
205851 |
0 |
0 |
T5 |
8569 |
8484 |
0 |
0 |
T6 |
335967 |
335951 |
0 |
0 |
T7 |
181463 |
178804 |
0 |
0 |
T8 |
896758 |
896639 |
0 |
0 |
T9 |
198765 |
198696 |
0 |
0 |
T10 |
185273 |
185196 |
0 |
0 |