Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
212456279 |
212280516 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
212456279 |
212280516 |
0 |
0 |
| T1 |
29756 |
29397 |
0 |
0 |
| T2 |
378563 |
377959 |
0 |
0 |
| T3 |
346271 |
346138 |
0 |
0 |
| T4 |
131856 |
131764 |
0 |
0 |
| T5 |
8348 |
8258 |
0 |
0 |
| T6 |
163115 |
162990 |
0 |
0 |
| T7 |
844164 |
841074 |
0 |
0 |
| T8 |
13603 |
13532 |
0 |
0 |
| T9 |
363902 |
363687 |
0 |
0 |
| T10 |
647020 |
646550 |
0 |
0 |