Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
162740289 |
162567297 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
162740289 |
162567297 |
0 |
0 |
| T1 |
28704 |
28643 |
0 |
0 |
| T2 |
190726 |
190669 |
0 |
0 |
| T3 |
245273 |
245112 |
0 |
0 |
| T4 |
195804 |
195672 |
0 |
0 |
| T5 |
36217 |
35817 |
0 |
0 |
| T6 |
17682 |
17540 |
0 |
0 |
| T7 |
139737 |
139646 |
0 |
0 |
| T8 |
17601 |
17460 |
0 |
0 |
| T9 |
182757 |
180466 |
0 |
0 |
| T10 |
132469 |
132411 |
0 |
0 |