Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
85543577 |
85382324 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85543577 |
85382324 |
0 |
0 |
| T1 |
15493 |
15302 |
0 |
0 |
| T2 |
424043 |
424029 |
0 |
0 |
| T3 |
10030 |
9980 |
0 |
0 |
| T4 |
13399 |
13308 |
0 |
0 |
| T5 |
12496 |
12433 |
0 |
0 |
| T6 |
16927 |
16813 |
0 |
0 |
| T7 |
13687 |
13621 |
0 |
0 |
| T8 |
16632 |
16485 |
0 |
0 |
| T9 |
12469 |
12376 |
0 |
0 |
| T10 |
12639 |
12556 |
0 |
0 |