Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
86357164 |
86196768 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
86357164 |
86196768 |
0 |
0 |
T1 |
30787 |
30495 |
0 |
0 |
T2 |
99741 |
98057 |
0 |
0 |
T3 |
187739 |
186175 |
0 |
0 |
T4 |
16717 |
16562 |
0 |
0 |
T5 |
24864 |
24701 |
0 |
0 |
T6 |
25107 |
24982 |
0 |
0 |
T7 |
25012 |
24860 |
0 |
0 |
T8 |
16869 |
16706 |
0 |
0 |
T9 |
254756 |
252408 |
0 |
0 |
T10 |
12587 |
12516 |
0 |
0 |