Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
32768231 |
32586920 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32768231 |
32586920 |
0 |
0 |
| T1 |
8318 |
8240 |
0 |
0 |
| T2 |
9384 |
9322 |
0 |
0 |
| T3 |
13401 |
13350 |
0 |
0 |
| T4 |
9152 |
9075 |
0 |
0 |
| T5 |
8567 |
8486 |
0 |
0 |
| T6 |
9758 |
9700 |
0 |
0 |
| T7 |
12808 |
12685 |
0 |
0 |
| T8 |
9266 |
9179 |
0 |
0 |
| T9 |
175559 |
175434 |
0 |
0 |
| T10 |
159193 |
157535 |
0 |
0 |