Line Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
29063010 | 
28900942 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
29063010 | 
28900942 | 
0 | 
0 | 
| T1 | 
13209 | 
13154 | 
0 | 
0 | 
| T2 | 
13555 | 
13491 | 
0 | 
0 | 
| T3 | 
179283 | 
177274 | 
0 | 
0 | 
| T4 | 
363299 | 
363089 | 
0 | 
0 | 
| T5 | 
26814 | 
26695 | 
0 | 
0 | 
| T6 | 
100931 | 
99644 | 
0 | 
0 | 
| T7 | 
12703 | 
12633 | 
0 | 
0 | 
| T8 | 
240663 | 
240536 | 
0 | 
0 | 
| T9 | 
153333 | 
151689 | 
0 | 
0 | 
| T10 | 
12588 | 
12501 | 
0 | 
0 |