| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_data_intg.u_tlul_data_integ_enc | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 9 | 9 | 100.00 | |
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12 always_comb begin : p_encode 13 1/1 data_o = 39'(data_i); Tests: T1 T2 T3 14 1/1 data_o[32] = ^(data_o & 39'h002606BD25); Tests: T1 T2 T3 15 1/1 data_o[33] = ^(data_o & 39'h00DEBA8050); Tests: T1 T2 T3 16 1/1 data_o[34] = ^(data_o & 39'h00413D89AA); Tests: T1 T2 T3 17 1/1 data_o[35] = ^(data_o & 39'h0031234ED1); Tests: T1 T2 T3 18 1/1 data_o[36] = ^(data_o & 39'h00C2C1323B); Tests: T1 T2 T3 19 1/1 data_o[37] = ^(data_o & 39'h002DCC624C); Tests: T1 T2 T3 20 1/1 data_o[38] = ^(data_o & 39'h0098505586); Tests: T1 T2 T3 21 1/1 data_o ^= 39'h2A00000000; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 9 | 9 | 100.00 | |
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12 always_comb begin : p_encode 13 1/1 data_o = 39'(data_i); Tests: T1 T2 T3 14 1/1 data_o[32] = ^(data_o & 39'h002606BD25); Tests: T1 T2 T3 15 1/1 data_o[33] = ^(data_o & 39'h00DEBA8050); Tests: T1 T2 T3 16 1/1 data_o[34] = ^(data_o & 39'h00413D89AA); Tests: T1 T2 T3 17 1/1 data_o[35] = ^(data_o & 39'h0031234ED1); Tests: T1 T2 T3 18 1/1 data_o[36] = ^(data_o & 39'h00C2C1323B); Tests: T1 T2 T3 19 1/1 data_o[37] = ^(data_o & 39'h002DCC624C); Tests: T1 T2 T3 20 1/1 data_o[38] = ^(data_o & 39'h0098505586); Tests: T1 T2 T3 21 1/1 data_o ^= 39'h2A00000000; Tests: T1 T2 T3
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |