Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
304915653 |
304735125 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
304915653 |
304735125 |
0 |
0 |
T1 |
188436 |
188375 |
0 |
0 |
T2 |
384591 |
384507 |
0 |
0 |
T3 |
385586 |
385494 |
0 |
0 |
T4 |
33035 |
32856 |
0 |
0 |
T5 |
608103 |
607963 |
0 |
0 |
T6 |
475255 |
475103 |
0 |
0 |
T7 |
426166 |
426112 |
0 |
0 |
T8 |
146807 |
146702 |
0 |
0 |
T9 |
388672 |
388617 |
0 |
0 |
T10 |
292071 |
290044 |
0 |
0 |