Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
270867919 |
270692293 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
270867919 |
270692293 |
0 |
0 |
| T1 |
32980 |
32865 |
0 |
0 |
| T2 |
803323 |
803185 |
0 |
0 |
| T3 |
606782 |
606518 |
0 |
0 |
| T4 |
516026 |
515727 |
0 |
0 |
| T5 |
281432 |
281136 |
0 |
0 |
| T6 |
958931 |
958643 |
0 |
0 |
| T7 |
586682 |
584677 |
0 |
0 |
| T8 |
107664 |
107571 |
0 |
0 |
| T9 |
851249 |
850997 |
0 |
0 |
| T10 |
280954 |
278742 |
0 |
0 |