Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
72110549 |
71942928 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72110549 |
71942928 |
0 |
0 |
T1 |
442104 |
438807 |
0 |
0 |
T2 |
24842 |
24787 |
0 |
0 |
T3 |
647793 |
644479 |
0 |
0 |
T4 |
33152 |
32989 |
0 |
0 |
T5 |
16545 |
16460 |
0 |
0 |
T6 |
27793 |
27637 |
0 |
0 |
T7 |
17227 |
17129 |
0 |
0 |
T8 |
17286 |
17202 |
0 |
0 |
T9 |
76674 |
76328 |
0 |
0 |
T10 |
24882 |
24819 |
0 |
0 |