Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
74638974 |
74478549 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
74638974 |
74478549 |
0 |
0 |
| T1 |
49319 |
49161 |
0 |
0 |
| T2 |
546472 |
543670 |
0 |
0 |
| T3 |
228159 |
227862 |
0 |
0 |
| T4 |
17462 |
17370 |
0 |
0 |
| T5 |
78803 |
78479 |
0 |
0 |
| T6 |
24752 |
24693 |
0 |
0 |
| T7 |
292159 |
290122 |
0 |
0 |
| T8 |
305794 |
304684 |
0 |
0 |
| T9 |
100031 |
99944 |
0 |
0 |
| T10 |
49587 |
49426 |
0 |
0 |