Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
30546686 |
30386693 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30546686 |
30386693 |
0 |
0 |
T1 |
24792 |
24720 |
0 |
0 |
T2 |
25325 |
25234 |
0 |
0 |
T3 |
581478 |
577839 |
0 |
0 |
T4 |
24794 |
24725 |
0 |
0 |
T5 |
25540 |
25442 |
0 |
0 |
T6 |
25713 |
25641 |
0 |
0 |
T7 |
16819 |
16763 |
0 |
0 |
T8 |
17695 |
17616 |
0 |
0 |
T9 |
49696 |
49518 |
0 |
0 |
T10 |
28127 |
28001 |
0 |
0 |