Line Coverage for Module : 
rom_ctrl_scrambled_rom
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 3 | 75.00 | 
| CONT_ASSIGN | 81 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 82 | 0 | 0 |  | 
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 153 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_rom_ctrl_0.1/rtl/rom_ctrl_scrambled_rom.sv' or '../src/lowrisc_ip_rom_ctrl_0.1/rtl/rom_ctrl_scrambled_rom.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 81 | 
0 | 
1 | 
| 82 | 
 | 
unreachable | 
| 128 | 
1 | 
1 | 
| 149 | 
1 | 
1 | 
| 153 | 
1 | 
1 | 
Assert Coverage for Module : 
rom_ctrl_scrambled_rom
Assertion Details
DepthPow2Check_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
314 | 
314 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
MaxWidthCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
314 | 
314 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 |