Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 82 |
1 |
1 |
| 85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
OutputsKnown_A |
44472804 |
44298107 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44472804 |
44298107 |
0 |
0 |
| T1 |
26020 |
25963 |
0 |
0 |
| T2 |
116623 |
116521 |
0 |
0 |
| T3 |
49956 |
49789 |
0 |
0 |
| T4 |
33152 |
33008 |
0 |
0 |
| T5 |
357750 |
357608 |
0 |
0 |
| T6 |
472383 |
472219 |
0 |
0 |
| T7 |
24942 |
24863 |
0 |
0 |
| T8 |
25937 |
25879 |
0 |
0 |
| T9 |
50562 |
50347 |
0 |
0 |
| T10 |
16752 |
16695 |
0 |
0 |