SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
82.35 | 82.35 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
82.35 | 82.35 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_lc_shadowed |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_por |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_por_io |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_por_io_div2 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_por_io_div4 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_por_usb |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_lc |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc_shadowed |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc_io |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_lc_io |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc_io_div2 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_lc_io_div2 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_lc_usb |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_lc_usb |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_d0_sys |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_daon_sys_io_div4 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_device |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host0 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_spi_host1 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_usb |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | u_d0_usb_aon |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c0 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c1 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
96.67 | 100.00 | 90.00 | 100.00 | u_d0_i2c2 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
err_o | Yes | Yes | T1,T2,T27 | Yes | T1,T2,T27 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 7 | 77.78 |
Total Bits | 17 | 14 | 82.35 |
Total Bits 0->1 | 9 | 7 | 77.78 |
Total Bits 1->0 | 8 | 7 | 87.50 |
Ports | 9 | 7 | 77.78 |
Port Bits | 17 | 14 | 82.35 |
Port Bits 0->1 | 9 | 7 | 77.78 |
Port Bits 1->0 | 8 | 7 | 87.50 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | |||
sw_rst_req_clr_o | No | No | No | OUTPUT | |||
err_o | No | Excluded | No | OUTPUT | 1->0:VC_COV_UNR | ||
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T32,T33 | Yes | T27,T32,T33 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T53,T33,T54 | Yes | T53,T33,T54 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T45,T46 | Yes | T32,T45,T46 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T53,T48 | Yes | T27,T53,T48 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T53,T55 | Yes | T32,T53,T55 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
err_o | Yes | Yes | T1,T2,T27 | Yes | T1,T2,T27 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T33,T54,T55 | Yes | T33,T54,T55 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T53,T55 | Yes | T32,T53,T55 | OUTPUT |
err_o | Yes | Yes | T1,T2,T27 | Yes | T1,T2,T27 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T33,T46 | Yes | T32,T33,T46 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T53,T33,T54 | Yes | T53,T33,T54 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T53,T33 | Yes | T32,T53,T33 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T32,T33 | Yes | T27,T32,T33 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T33,T55 | Yes | T32,T33,T55 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T54,T55,T47 | Yes | T54,T55,T47 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T32,T53,T55 | Yes | T32,T53,T55 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 9 | 9 | 100.00 |
Total Bits | 18 | 18 | 100.00 |
Total Bits 0->1 | 9 | 9 | 100.00 |
Total Bits 1->0 | 9 | 9 | 100.00 |
Ports | 9 | 9 | 100.00 |
Port Bits | 18 | 18 | 100.00 |
Port Bits 0->1 | 9 | 9 | 100.00 |
Port Bits 1->0 | 9 | 9 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Unreachable | Unreachable | Unreachable | INPUT | ||
sw_rst_req_clr_o | Yes | Yes | T27,T53,T55 | Yes | T27,T53,T55 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T4,T5,T6 | Yes | T4,T5,T6 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T4,T5,T7 | Yes | T4,T5,T7 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 10 | 10 | 100.00 |
Total Bits | 20 | 20 | 100.00 |
Total Bits 0->1 | 10 | 10 | 100.00 |
Total Bits 1->0 | 10 | 10 | 100.00 |
Ports | 10 | 10 | 100.00 |
Port Bits | 20 | 20 | 100.00 |
Port Bits 0->1 | 10 | 10 | 100.00 |
Port Bits 1->0 | 10 | 10 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
child_chk_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
parent_rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sw_rst_req_i | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | INPUT |
sw_rst_req_clr_o | Yes | Yes | T3,T4,T5 | Yes | T3,T4,T5 | OUTPUT |
err_o | Yes | Yes | T27,T32,T53 | Yes | T27,T32,T53 | OUTPUT |
fsm_err_o | Yes | Yes | T71,T72,T73 | Yes | T71,T72,T73 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |