Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 27 | 27 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| ALWAYS | 75 | 10 | 10 | 100.00 |
| ALWAYS | 117 | 3 | 3 | 100.00 |
| ALWAYS | 126 | 11 | 11 | 100.00 |
| ALWAYS | 169 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 90 |
1 |
1 |
| 93 |
1 |
1 |
| 94 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 120 |
1 |
1 |
| 126 |
1 |
1 |
| 127 |
1 |
1 |
| 128 |
1 |
1 |
| 130 |
1 |
1 |
| 132 |
1 |
1 |
| 134 |
1 |
1 |
| 137 |
1 |
1 |
| 138 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
| 143 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 169 |
1 |
1 |
| 170 |
1 |
1 |
| 172 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 5 | 83.33 |
| Logical | 6 | 5 | 83.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
13 |
100.00 |
| CASE |
79 |
4 |
4 |
100.00 |
| IF |
117 |
2 |
2 |
100.00 |
| CASE |
130 |
5 |
5 |
100.00 |
| IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
| -1- | -2- | -3- | Status | Tests |
| LoSt |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
0 |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
| -1- | -2- | -3- | -4- | Status | Tests |
| LoSt |
1 |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
1 |
0 |
- |
Covered |
T1,T2,T3 |
| LoSt |
0 |
- |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59192970 |
214399 |
0 |
0 |
| T1 |
7054 |
20 |
0 |
0 |
| T2 |
1111 |
2 |
0 |
0 |
| T3 |
178315 |
766 |
0 |
0 |
| T10 |
9967 |
16 |
0 |
0 |
| T12 |
824304 |
2858 |
0 |
0 |
| T15 |
76712 |
298 |
0 |
0 |
| T16 |
300862 |
2512 |
0 |
0 |
| T29 |
1948 |
2 |
0 |
0 |
| T34 |
281489 |
2754 |
0 |
0 |
| T35 |
176249 |
1276 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59192970 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 27 | 27 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| ALWAYS | 75 | 10 | 10 | 100.00 |
| ALWAYS | 117 | 3 | 3 | 100.00 |
| ALWAYS | 126 | 11 | 11 | 100.00 |
| ALWAYS | 169 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 90 |
1 |
1 |
| 93 |
1 |
1 |
| 94 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 120 |
1 |
1 |
| 126 |
1 |
1 |
| 127 |
1 |
1 |
| 128 |
1 |
1 |
| 130 |
1 |
1 |
| 132 |
1 |
1 |
| 134 |
1 |
1 |
| 137 |
1 |
1 |
| 138 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
| 143 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 169 |
1 |
1 |
| 170 |
1 |
1 |
| 172 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 4 | 66.67 |
| Logical | 6 | 4 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
13 |
100.00 |
| CASE |
79 |
4 |
4 |
100.00 |
| IF |
117 |
2 |
2 |
100.00 |
| CASE |
130 |
5 |
5 |
100.00 |
| IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
| -1- | -2- | -3- | Status | Tests |
| LoSt |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
0 |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
| -1- | -2- | -3- | -4- | Status | Tests |
| LoSt |
1 |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
1 |
0 |
- |
Covered |
T1,T2,T3 |
| LoSt |
0 |
- |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43828780 |
107200 |
0 |
0 |
| T1 |
5702 |
10 |
0 |
0 |
| T2 |
1003 |
1 |
0 |
0 |
| T3 |
130801 |
383 |
0 |
0 |
| T10 |
8555 |
8 |
0 |
0 |
| T12 |
645723 |
1429 |
0 |
0 |
| T15 |
58538 |
149 |
0 |
0 |
| T16 |
147379 |
1256 |
0 |
0 |
| T29 |
1800 |
1 |
0 |
0 |
| T34 |
109150 |
1377 |
0 |
0 |
| T35 |
96128 |
638 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15364190 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 27 | 27 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| ALWAYS | 75 | 10 | 10 | 100.00 |
| ALWAYS | 117 | 3 | 3 | 100.00 |
| ALWAYS | 126 | 11 | 11 | 100.00 |
| ALWAYS | 169 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 90 |
1 |
1 |
| 93 |
1 |
1 |
| 94 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 120 |
1 |
1 |
| 126 |
1 |
1 |
| 127 |
1 |
1 |
| 128 |
1 |
1 |
| 130 |
1 |
1 |
| 132 |
1 |
1 |
| 134 |
1 |
1 |
| 137 |
1 |
1 |
| 138 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
|
|
|
MISSING_ELSE |
| 143 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 169 |
1 |
1 |
| 170 |
1 |
1 |
| 172 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 5 | 83.33 |
| Logical | 6 | 5 | 83.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
12 |
92.31 |
| CASE |
79 |
4 |
4 |
100.00 |
| IF |
117 |
2 |
2 |
100.00 |
| CASE |
130 |
5 |
4 |
80.00 |
| IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
| -1- | -2- | -3- | Status | Tests |
| LoSt |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
0 |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
| -1- | -2- | -3- | -4- | Status | Tests |
| LoSt |
1 |
1 |
- |
Covered |
T1,T2,T3 |
| LoSt |
1 |
0 |
- |
Not Covered |
|
| LoSt |
0 |
- |
- |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
1 |
Covered |
T1,T2,T3 |
| HiSt |
- |
- |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
15364190 |
107199 |
0 |
0 |
| T1 |
1352 |
10 |
0 |
0 |
| T2 |
108 |
1 |
0 |
0 |
| T3 |
47514 |
383 |
0 |
0 |
| T10 |
1412 |
8 |
0 |
0 |
| T12 |
178581 |
1429 |
0 |
0 |
| T15 |
18174 |
149 |
0 |
0 |
| T16 |
153483 |
1256 |
0 |
0 |
| T29 |
148 |
1 |
0 |
0 |
| T34 |
172339 |
1377 |
0 |
0 |
| T35 |
80121 |
638 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43828780 |
0 |
0 |
0 |