Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
TOTAL | | 27 | 27 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
ALWAYS | 75 | 10 | 10 | 100.00 |
ALWAYS | 117 | 3 | 3 | 100.00 |
ALWAYS | 126 | 11 | 11 | 100.00 |
ALWAYS | 169 | 3 | 3 | 100.00 |
CONT_ASSIGN | 335 | 0 | 0 | |
ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
55 |
|
unreachable |
75 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
83 |
1 |
1 |
84 |
1 |
1 |
|
|
|
MISSING_ELSE |
88 |
1 |
1 |
90 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
|
|
|
MISSING_ELSE |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
126 |
1 |
1 |
127 |
1 |
1 |
128 |
1 |
1 |
130 |
1 |
1 |
132 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
143 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
|
|
|
MISSING_ELSE |
169 |
1 |
1 |
170 |
1 |
1 |
172 |
1 |
1 |
335 |
|
unreachable |
339 |
|
unreachable |
340 |
|
unreachable |
341 |
|
unreachable |
342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
Conditions | 6 | 4 | 66.67 |
Logical | 6 | 4 | 66.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Not Covered | |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
CASE |
79 |
4 |
4 |
100.00 |
IF |
117 |
2 |
2 |
100.00 |
CASE |
130 |
5 |
5 |
100.00 |
IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
-1- | -2- | -3- | Status | Tests |
LoSt |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
0 |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
LoSt |
1 |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
1 |
0 |
- |
Covered |
T1,T4,T2 |
LoSt |
0 |
- |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112362049 |
88668 |
0 |
0 |
T1 |
68220 |
212 |
0 |
0 |
T2 |
7314 |
2 |
0 |
0 |
T3 |
499221 |
140 |
0 |
0 |
T4 |
195806 |
102 |
0 |
0 |
T5 |
451745 |
228 |
0 |
0 |
T10 |
317165 |
310 |
0 |
0 |
T11 |
216441 |
198 |
0 |
0 |
T15 |
43244 |
74 |
0 |
0 |
T38 |
2219 |
2 |
0 |
0 |
T39 |
2110 |
2 |
0 |
0 |
SyncReqAckHoldReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112362049 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
TOTAL | | 27 | 27 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
ALWAYS | 75 | 10 | 10 | 100.00 |
ALWAYS | 117 | 3 | 3 | 100.00 |
ALWAYS | 126 | 11 | 11 | 100.00 |
ALWAYS | 169 | 3 | 3 | 100.00 |
CONT_ASSIGN | 335 | 0 | 0 | |
ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
55 |
|
unreachable |
75 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
83 |
1 |
1 |
84 |
1 |
1 |
|
|
|
MISSING_ELSE |
88 |
1 |
1 |
90 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
|
|
|
MISSING_ELSE |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
126 |
1 |
1 |
127 |
1 |
1 |
128 |
1 |
1 |
130 |
1 |
1 |
132 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
|
|
|
MISSING_ELSE |
143 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
|
|
|
MISSING_ELSE |
169 |
1 |
1 |
170 |
1 |
1 |
172 |
1 |
1 |
335 |
|
unreachable |
339 |
|
unreachable |
340 |
|
unreachable |
341 |
|
unreachable |
342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Total | Covered | Percent |
Conditions | 6 | 4 | 66.67 |
Logical | 6 | 4 | 66.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
12 |
92.31 |
CASE |
79 |
4 |
4 |
100.00 |
IF |
117 |
2 |
2 |
100.00 |
CASE |
130 |
5 |
4 |
80.00 |
IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
-1- | -2- | -3- | Status | Tests |
LoSt |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
0 |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
LoSt |
1 |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
1 |
0 |
- |
Not Covered |
|
LoSt |
0 |
- |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6480721 |
44334 |
0 |
0 |
T1 |
19815 |
106 |
0 |
0 |
T2 |
141 |
1 |
0 |
0 |
T3 |
9136 |
70 |
0 |
0 |
T4 |
8332 |
51 |
0 |
0 |
T5 |
13775 |
114 |
0 |
0 |
T10 |
17687 |
155 |
0 |
0 |
T11 |
11352 |
99 |
0 |
0 |
T15 |
10288 |
37 |
0 |
0 |
T38 |
386 |
1 |
0 |
0 |
T39 |
998 |
1 |
0 |
0 |
SyncReqAckHoldReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105881328 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
TOTAL | | 27 | 27 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
ALWAYS | 75 | 10 | 10 | 100.00 |
ALWAYS | 117 | 3 | 3 | 100.00 |
ALWAYS | 126 | 11 | 11 | 100.00 |
ALWAYS | 169 | 3 | 3 | 100.00 |
CONT_ASSIGN | 335 | 0 | 0 | |
ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
55 |
|
unreachable |
75 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
83 |
1 |
1 |
84 |
1 |
1 |
|
|
|
MISSING_ELSE |
88 |
1 |
1 |
90 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
|
|
|
MISSING_ELSE |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
126 |
1 |
1 |
127 |
1 |
1 |
128 |
1 |
1 |
130 |
1 |
1 |
132 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
|
|
|
MISSING_ELSE |
143 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
|
|
|
MISSING_ELSE |
169 |
1 |
1 |
170 |
1 |
1 |
172 |
1 |
1 |
335 |
|
unreachable |
339 |
|
unreachable |
340 |
|
unreachable |
341 |
|
unreachable |
342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Total | Covered | Percent |
Conditions | 6 | 4 | 66.67 |
Logical | 6 | 4 | 66.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION (((!gen_rz_hs_protocol.src_ack)) && src_req_i)
---------------1--------------- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 93
EXPRESSION (((!src_req_i)) || gen_rz_hs_protocol.src_ack)
-------1------ -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T2 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
CASE |
79 |
4 |
4 |
100.00 |
IF |
117 |
2 |
2 |
100.00 |
CASE |
130 |
5 |
5 |
100.00 |
IF |
169 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 79 case (gen_rz_hs_protocol.src_fsm_q)
-2-: 83 if (((!gen_rz_hs_protocol.src_ack) && src_req_i))
-3-: 93 if (((!src_req_i) || gen_rz_hs_protocol.src_ack))
Branches:
-1- | -2- | -3- | Status | Tests |
LoSt |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
0 |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 117 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 130 case (gen_rz_hs_protocol.dst_fsm_q)
-2-: 132 if (gen_rz_hs_protocol.dst_req)
-3-: 137 if (dst_ack_i)
-4-: 145 if ((!gen_rz_hs_protocol.dst_req))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
LoSt |
1 |
1 |
- |
Covered |
T1,T4,T2 |
LoSt |
1 |
0 |
- |
Covered |
T1,T4,T2 |
LoSt |
0 |
- |
- |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
1 |
Covered |
T1,T4,T2 |
HiSt |
- |
- |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 169 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.dap.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105881328 |
44334 |
0 |
0 |
T1 |
48405 |
106 |
0 |
0 |
T2 |
7173 |
1 |
0 |
0 |
T3 |
490085 |
70 |
0 |
0 |
T4 |
187474 |
51 |
0 |
0 |
T5 |
437970 |
114 |
0 |
0 |
T10 |
299478 |
155 |
0 |
0 |
T11 |
205089 |
99 |
0 |
0 |
T15 |
32956 |
37 |
0 |
0 |
T38 |
1833 |
1 |
0 |
0 |
T39 |
1112 |
1 |
0 |
0 |
SyncReqAckHoldReq
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6480721 |
0 |
0 |
0 |