Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (34'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
23677 |
0 |
0 |
| T1 |
345573 |
108 |
0 |
0 |
| T2 |
281664 |
1345 |
0 |
0 |
| T3 |
141257 |
45 |
0 |
0 |
| T4 |
221143 |
91 |
0 |
0 |
| T5 |
319460 |
521 |
0 |
0 |
| T11 |
471125 |
155 |
0 |
0 |
| T12 |
384554 |
90 |
0 |
0 |
| T18 |
31347 |
11 |
0 |
0 |
| T21 |
127380 |
115 |
0 |
0 |
| T24 |
2147 |
1 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
91665732 |
0 |
0 |
| T1 |
345573 |
343779 |
0 |
0 |
| T2 |
281664 |
281402 |
0 |
0 |
| T3 |
141257 |
133247 |
0 |
0 |
| T4 |
221143 |
219873 |
0 |
0 |
| T5 |
319460 |
318044 |
0 |
0 |
| T11 |
471125 |
468991 |
0 |
0 |
| T12 |
384554 |
383777 |
0 |
0 |
| T18 |
31347 |
31019 |
0 |
0 |
| T21 |
127380 |
126854 |
0 |
0 |
| T24 |
2147 |
1972 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
91665732 |
0 |
0 |
| T1 |
345573 |
343779 |
0 |
0 |
| T2 |
281664 |
281402 |
0 |
0 |
| T3 |
141257 |
133247 |
0 |
0 |
| T4 |
221143 |
219873 |
0 |
0 |
| T5 |
319460 |
318044 |
0 |
0 |
| T11 |
471125 |
468991 |
0 |
0 |
| T12 |
384554 |
383777 |
0 |
0 |
| T18 |
31347 |
31019 |
0 |
0 |
| T21 |
127380 |
126854 |
0 |
0 |
| T24 |
2147 |
1972 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
91665732 |
0 |
0 |
| T1 |
345573 |
343779 |
0 |
0 |
| T2 |
281664 |
281402 |
0 |
0 |
| T3 |
141257 |
133247 |
0 |
0 |
| T4 |
221143 |
219873 |
0 |
0 |
| T5 |
319460 |
318044 |
0 |
0 |
| T11 |
471125 |
468991 |
0 |
0 |
| T12 |
384554 |
383777 |
0 |
0 |
| T18 |
31347 |
31019 |
0 |
0 |
| T21 |
127380 |
126854 |
0 |
0 |
| T24 |
2147 |
1972 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92217237 |
23677 |
0 |
0 |
| T1 |
345573 |
108 |
0 |
0 |
| T2 |
281664 |
1345 |
0 |
0 |
| T3 |
141257 |
45 |
0 |
0 |
| T4 |
221143 |
91 |
0 |
0 |
| T5 |
319460 |
521 |
0 |
0 |
| T11 |
471125 |
155 |
0 |
0 |
| T12 |
384554 |
90 |
0 |
0 |
| T18 |
31347 |
11 |
0 |
0 |
| T21 |
127380 |
115 |
0 |
0 |
| T24 |
2147 |
1 |
0 |
0 |