Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (34'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
23313 |
0 |
0 |
T1 |
632559 |
144 |
0 |
0 |
T2 |
286019 |
115 |
0 |
0 |
T3 |
11552 |
7 |
0 |
0 |
T4 |
40848 |
12 |
0 |
0 |
T12 |
161170 |
133 |
0 |
0 |
T13 |
94254 |
137 |
0 |
0 |
T14 |
40584 |
66 |
0 |
0 |
T26 |
49072 |
11 |
0 |
0 |
T28 |
68767 |
11 |
0 |
0 |
T29 |
13613 |
7 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
23313 |
0 |
0 |
T1 |
632559 |
144 |
0 |
0 |
T2 |
286019 |
115 |
0 |
0 |
T3 |
11552 |
7 |
0 |
0 |
T4 |
40848 |
12 |
0 |
0 |
T12 |
161170 |
133 |
0 |
0 |
T13 |
94254 |
137 |
0 |
0 |
T14 |
40584 |
66 |
0 |
0 |
T26 |
49072 |
11 |
0 |
0 |
T28 |
68767 |
11 |
0 |
0 |
T29 |
13613 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_dm_top.i_dm_csrs.i_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_dm_top.i_dm_csrs.i_fifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (34'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_dm_top.i_dm_csrs.i_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_dm_top.i_dm_csrs.i_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
23313 |
0 |
0 |
T1 |
632559 |
144 |
0 |
0 |
T2 |
286019 |
115 |
0 |
0 |
T3 |
11552 |
7 |
0 |
0 |
T4 |
40848 |
12 |
0 |
0 |
T12 |
161170 |
133 |
0 |
0 |
T13 |
94254 |
137 |
0 |
0 |
T14 |
40584 |
66 |
0 |
0 |
T26 |
49072 |
11 |
0 |
0 |
T28 |
68767 |
11 |
0 |
0 |
T29 |
13613 |
7 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
79677226 |
0 |
0 |
T1 |
632559 |
621404 |
0 |
0 |
T2 |
286019 |
276572 |
0 |
0 |
T3 |
11552 |
11372 |
0 |
0 |
T4 |
40848 |
40222 |
0 |
0 |
T12 |
161170 |
161042 |
0 |
0 |
T13 |
94254 |
93678 |
0 |
0 |
T14 |
40584 |
40155 |
0 |
0 |
T26 |
49072 |
48485 |
0 |
0 |
T28 |
68767 |
68049 |
0 |
0 |
T29 |
13613 |
13504 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
80134662 |
23313 |
0 |
0 |
T1 |
632559 |
144 |
0 |
0 |
T2 |
286019 |
115 |
0 |
0 |
T3 |
11552 |
7 |
0 |
0 |
T4 |
40848 |
12 |
0 |
0 |
T12 |
161170 |
133 |
0 |
0 |
T13 |
94254 |
137 |
0 |
0 |
T14 |
40584 |
66 |
0 |
0 |
T26 |
49072 |
11 |
0 |
0 |
T28 |
68767 |
11 |
0 |
0 |
T29 |
13613 |
7 |
0 |
0 |