Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_mubi32_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_08_26/rv_dm-sim-vcs/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi32_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_prim_mubi32_sync_late_debug_enable 100.00 100.00 100.00



Module Instance : tb.dut.u_prim_mubi32_sync_late_debug_enable

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.61 100.00 90.48 97.60 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_buffs[0].gen_bits[0].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[10].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[11].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[12].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[13].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[14].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[15].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[16].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[17].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[18].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[19].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[1].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[20].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[21].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[22].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[23].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[24].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[25].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[26].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[27].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[28].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[29].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[2].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[30].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[31].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[3].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[4].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[5].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[6].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[7].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[8].u_prim_buf 100.00 100.00
gen_buffs[0].gen_bits[9].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[0].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[10].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[11].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[12].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[13].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[14].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[15].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[16].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[17].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[18].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[19].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[1].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[20].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[21].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[22].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[23].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[24].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[25].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[26].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[27].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[28].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[29].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[2].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[30].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[31].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[3].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[4].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[5].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[6].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[7].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[8].u_prim_buf 100.00 100.00
gen_buffs[1].gen_bits[9].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[0].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[10].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[11].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[12].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[13].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[14].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[15].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[16].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[17].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[18].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[19].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[1].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[20].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[21].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[22].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[23].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[24].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[25].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[26].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[27].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[28].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[29].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[2].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[30].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[31].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[3].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[4].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[5].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[6].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[7].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[8].u_prim_buf 100.00 100.00
gen_buffs[2].gen_bits[9].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[0].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[10].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[11].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[12].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[13].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[14].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[15].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[16].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[17].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[18].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[19].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[1].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[20].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[21].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[22].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[23].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[24].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[25].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[26].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[27].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[28].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[29].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[2].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[30].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[31].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[3].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[4].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[5].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[6].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[7].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[8].u_prim_buf 100.00 100.00
gen_buffs[3].gen_bits[9].u_prim_buf 100.00 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_mubi32_sync
Line No.TotalCoveredPercent
TOTAL55100.00
ALWAYS14500
CONT_ASSIGN15511100.00
CONT_ASSIGN16811100.00
CONT_ASSIGN16811100.00
CONT_ASSIGN16811100.00
CONT_ASSIGN16811100.00

144 always_ff @(posedge clk_i or negedge rst_ni) begin 145 unreachable if (!rst_ni) begin 146 unreachable unused_logic <= MuBi32False; 147 end else begin 148 unreachable unused_logic <= mubi_i; 149 end 150 end 151 152 //VCS coverage on 153 // pragma coverage on 154 155 1/1 assign mubi = MuBi32Width'(mubi_i); Tests: T1 T2 T3  156 157 `ASSERT(OutputDelay_A, mubi_o == {NumCopies{mubi_i}}) 158 end 159 160 for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs 161 logic [MuBi32Width-1:0] mubi_out; 162 for (genvar k = 0; k < MuBi32Width; k++) begin : gen_bits 163 prim_buf u_prim_buf ( 164 .in_i(mubi[k]), 165 .out_o(mubi_out[k]) 166 ); 167 end 168 4/4 assign mubi_o[j] = mubi32_t'(mubi_out); Tests: T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 

Assert Coverage for Module : prim_mubi32_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 3 3 100.00 3 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 3 3 100.00 3 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
NumCopiesMustBeGreaterZero_A 263 263 0 0
OutputsKnown_A 70983114 70923550 0 0
gen_no_flops.OutputDelay_A 70983114 70923550 0 0


NumCopiesMustBeGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 263 263 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T18 1 1 0 0
T26 1 1 0 0

OutputsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 70983114 70923550 0 0
T1 10144 10075 0 0
T2 4804 4753 0 0
T3 13393 13319 0 0
T4 3211 3128 0 0
T5 32373 32276 0 0
T6 5761 5693 0 0
T12 16899 16806 0 0
T13 9667 9612 0 0
T18 61239 60994 0 0
T26 24124 24071 0 0

gen_no_flops.OutputDelay_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 70983114 70923550 0 0
T1 10144 10075 0 0
T2 4804 4753 0 0
T3 13393 13319 0 0
T4 3211 3128 0 0
T5 32373 32276 0 0
T6 5761 5693 0 0
T12 16899 16806 0 0
T13 9667 9612 0 0
T18 61239 60994 0 0
T26 24124 24071 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%