Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_clock_inv
SCORELINECONDTOGGLEFSMBRANCHASSERT

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_inv_0/rtl/prim_generic_clock_inv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_clk_spi.gen_generic.u_impl_generic



Module Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_spi


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_scan.i_dft_tck_mux 0.00 0.00 0.00


Since this is the module's only instance, the coverage report is the same as for the module.
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%