9601d3bbdd
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | spi_device_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | spi_device_csr_hw_reset | 1.380s | 23.218us | 5 | 5 | 100.00 |
V1 | csr_rw | spi_device_csr_rw | 2.630s | 102.922us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | spi_device_csr_bit_bash | 40.090s | 8.330ms | 5 | 5 | 100.00 |
V1 | csr_aliasing | spi_device_csr_aliasing | 25.400s | 1.260ms | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | spi_device_csr_mem_rw_with_rand_reset | 2.260s | 112.499us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | spi_device_csr_rw | 2.630s | 102.922us | 20 | 20 | 100.00 |
spi_device_csr_aliasing | 25.400s | 1.260ms | 5 | 5 | 100.00 | ||
V1 | mem_walk | spi_device_mem_walk | 9.160s | 447.275us | 5 | 5 | 100.00 |
V1 | mem_partial_access | spi_device_mem_partial_access | 4.690s | 170.708us | 5 | 5 | 100.00 |
V1 | TOTAL | 65 | 115 | 56.52 | |||
V2 | base_random_seq | spi_device_txrx | 0 | 50 | 0.00 | ||
V2 | fifo_full | spi_device_fifo_full | 0 | 50 | 0.00 | ||
V2 | fifo_underflow_overflow | spi_device_fifo_underflow_overflow | 0 | 50 | 0.00 | ||
V2 | dummy_sck_and_dummy_csb | spi_device_dummy_item_extra_dly | 0 | 50 | 0.00 | ||
V2 | extra_delay_on_spi | spi_device_dummy_item_extra_dly | 0 | 50 | 0.00 | ||
V2 | tx_async_fifo_reset | spi_device_tx_async_fifo_reset | 0 | 50 | 0.00 | ||
V2 | rx_async_fifo_reset | spi_device_rx_async_fifo_reset | 0 | 50 | 0.00 | ||
V2 | interrupts | spi_device_intr | 0 | 50 | 0.00 | ||
V2 | abort | spi_device_abort | 0 | 50 | 0.00 | ||
V2 | byte_transfer_on_spi | spi_device_byte_transfer | 0 | 50 | 0.00 | ||
V2 | rx_timeout | spi_device_rx_timeout | 0 | 50 | 0.00 | ||
V2 | bit_transfer_on_spi | spi_device_bit_transfer | 0 | 50 | 0.00 | ||
V2 | extreme_fifo_setting | spi_device_extreme_fifo_size | 0 | 50 | 0.00 | ||
V2 | perf | spi_device_perf | 0 | 50 | 0.00 | ||
V2 | csb_read | spi_device_csb_read | 0 | 50 | 0.00 | ||
V2 | mem_parity | spi_device_mem_parity | 0 | 20 | 0.00 | ||
V2 | mem_cfg | spi_device_ram_cfg | 0 | 20 | 0.00 | ||
V2 | tpm_read | spi_device_tpm_rw | 0 | 50 | 0.00 | ||
V2 | tpm_write | spi_device_tpm_rw | 0 | 50 | 0.00 | ||
V2 | tpm_hw_reg | spi_device_tpm_read_hw_reg | 0 | 50 | 0.00 | ||
spi_device_tpm_sts_read | 0 | 50 | 0.00 | ||||
V2 | tpm_fully_random_case | spi_device_tpm_all | 0 | 50 | 0.00 | ||
V2 | pass_cmd_filtering | spi_device_pass_cmd_filtering | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | pass_addr_translation | spi_device_pass_addr_payload_swap | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | pass_payload_translation | spi_device_pass_addr_payload_swap | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_info_slots | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | cmd_read_status | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_read_jedec | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_read_sfdp | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | cmd_fast_read | spi_device_intercept | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | flash_cmd_upload | spi_device_upload | 0 | 50 | 0.00 | ||
V2 | mailbox_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | mailbox_cross_outside_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | mailbox_cross_inside_command | spi_device_mailbox | 0 | 50 | 0.00 | ||
V2 | cmd_read_buffer | spi_device_flash_mode | 0 | 50 | 0.00 | ||
spi_device_read_buffer_direct | 0 | 50 | 0.00 | ||||
V2 | cmd_dummy_cycle | spi_device_mailbox | 0 | 50 | 0.00 | ||
spi_device_flash_all | 0 | 50 | 0.00 | ||||
V2 | quad_spi | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | dual_spi | spi_device_flash_all | 0 | 50 | 0.00 | ||
V2 | 4b_3b_feature | spi_device_cfg_cmd | 0 | 50 | 0.00 | ||
V2 | write_enable_disable | spi_device_cfg_cmd | 0 | 50 | 0.00 | ||
V2 | TPM_with_flash_or_passthrough_mode | spi_device_flash_and_tpm | 0 | 50 | 0.00 | ||
V2 | tpm_and_flash_trans_with_min_inactive_time | spi_device_flash_and_tpm_min_idle | 0 | 50 | 0.00 | ||
V2 | stress_all | spi_device_stress_all | 0 | 50 | 0.00 | ||
V2 | alert_test | spi_device_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | spi_device_intr_test | 0.800s | 46.110us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | spi_device_tl_errors | 6.370s | 4.637ms | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | spi_device_tl_errors | 6.370s | 4.637ms | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | spi_device_csr_hw_reset | 1.380s | 23.218us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.630s | 102.922us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 25.400s | 1.260ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.080s | 1.243ms | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | spi_device_csr_hw_reset | 1.380s | 23.218us | 5 | 5 | 100.00 |
spi_device_csr_rw | 2.630s | 102.922us | 20 | 20 | 100.00 | ||
spi_device_csr_aliasing | 25.400s | 1.260ms | 5 | 5 | 100.00 | ||
spi_device_same_csr_outstanding | 4.080s | 1.243ms | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1680 | 5.36 | |||
V2S | tl_intg_err | spi_device_sec_cm | 0 | 5 | 0.00 | ||
spi_device_tl_intg_err | 22.270s | 931.279us | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | spi_device_tl_intg_err | 22.270s | 931.279us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | stress_all_with_rand_reset | spi_device_stress_all_with_rand_reset | 0 | 0 | -- | ||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 175 | 1820 | 9.62 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 8 | 8 | 7 | 87.50 |
V2 | 36 | 36 | 3 | 8.33 |
V2S | 2 | 2 | 1 | 50.00 |
V3 | 1 | 0 | 0 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
60.02 | 71.17 | 76.17 | 75.34 | 0.00 | 77.00 | 100.00 | 20.49 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 823 failures:
0.spi_device_smoke.54191251812245237950409891704404015835279919578063409759105118384403486429682
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_smoke/latest/run.log
2.spi_device_smoke.81185776768608338985889083617195978333436442411213940298843584727456931468753
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_smoke/latest/run.log
... and 1 more failures.
0.spi_device_fifo_full.88472300096342859264723591430045624017785352207063602594312303521053782821220
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_fifo_full/latest/run.log
2.spi_device_fifo_full.40916229475501077504680271181335717800710351428514535938781564449129779471168
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_fifo_full/latest/run.log
... and 1 more failures.
0.spi_device_extreme_fifo_size.41087907661690033036901546584615658909925903274446081642173036213025240408029
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_extreme_fifo_size/latest/run.log
2.spi_device_extreme_fifo_size.39589525523104491583384192231902861957821849816611152165485166686457023994489
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_extreme_fifo_size/latest/run.log
... and 1 more failures.
0.spi_device_intr.72754200852845411364098506016500639013944310683403484321464365256167154839177
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_intr/latest/run.log
2.spi_device_intr.42349161234657847647158666464335531372819903742025385266547915433902503978454
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_intr/latest/run.log
... and 1 more failures.
0.spi_device_csb_read.62065042363497447879504566100966180658034265293834847541167524505714485233886
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_csb_read/latest/run.log
2.spi_device_csb_read.83836208747716448852515154354438153759245511350002763089475087307198999482974
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_csb_read/latest/run.log
... and 1 more failures.
Job killed most likely because its dependent job failed.
has 822 failures:
0.spi_device_txrx.84680907874741826867608056014919174517331770855051890448256552321651675991462
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_txrx/latest/run.log
2.spi_device_txrx.59548788946846662740155258104415148348432784932385833700481705606322234497108
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_txrx/latest/run.log
... and 1 more failures.
0.spi_device_fifo_underflow_overflow.90784435374639430268229355045573027103392456961587832590381271760904778322924
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_fifo_underflow_overflow/latest/run.log
2.spi_device_fifo_underflow_overflow.102375888524871465935418238081132018783501858060905454408336009520535811430349
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_fifo_underflow_overflow/latest/run.log
... and 1 more failures.
0.spi_device_dummy_item_extra_dly.108305091472579421224857407208272017736975986975217854224587517628216603147409
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_dummy_item_extra_dly/latest/run.log
2.spi_device_dummy_item_extra_dly.96464163750612461553454893211948049492277156639562503357329174073172184797809
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_dummy_item_extra_dly/latest/run.log
... and 1 more failures.
0.spi_device_perf.73478761723033452912544487727841956100444025040147637092209498282302145298202
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_perf/latest/run.log
2.spi_device_perf.28177022559321823680168280125045387424765018771572138489578621298035802501125
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_perf/latest/run.log
... and 1 more failures.
0.spi_device_byte_transfer.43504505927106886557717428840756545400680302615457465500977225407288821512431
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/0.spi_device_byte_transfer/latest/run.log
2.spi_device_byte_transfer.23641913858022515057238745241900850425773094260826765586039338330715181797016
Log /container/opentitan-public/scratch/os_regression/spi_device-sim-vcs/2.spi_device_byte_transfer/latest/run.log
... and 1 more failures.