Line Coverage for Module :
spi_fwmode
| Line No. | Total | Covered | Percent |
TOTAL | | 12 | 11 | 91.67 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
CONT_ASSIGN | 142 | 1 | 1 | 100.00 |
CONT_ASSIGN | 143 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 147 | 1 | 1 | 100.00 |
CONT_ASSIGN | 148 | 1 | 1 | 100.00 |
CONT_ASSIGN | 269 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spi_fwmode.sv' or '../src/lowrisc_ip_spi_device_0.1/rtl/spi_fwmode.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
88 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
142 |
1 |
1 |
143 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
269 |
0 |
1 |
Cond Coverage for Module :
spi_fwmode
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION (spi_mode_i == FwMode)
-----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T2,T5 |
LINE 124
EXPRESSION (rx_data_valid_i && active)
-------1------- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T17,T23,T11 |
1 | 1 | Covered | T2,T5,T9 |
LINE 142
EXPRESSION (rxf_wvalid & ((~rxf_wready)))
-----1---- -------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T48,T67 |
1 | 0 | Covered | T2,T5,T9 |
1 | 1 | Covered | T9,T48,T67 |
LINE 143
EXPRESSION (txf_rready & ((~txf_rvalid)))
-----1---- -------2-------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T2,T5,T9 |
1 | 1 | Covered | T9,T48,T67 |