dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.85 100.00 65.38 90.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 100.00 65.38 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL2222100.00
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS16522100.00
CONT_ASSIGN17511100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 1 1
MISSING_ELSE
175 1 1
176 1 1
180 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions261765.38
Logical261765.38
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T4,T2
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T4,T2

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T4,T2

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T4,T2
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T4,T2
11CoveredT1,T4,T2

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T2
10Not Covered
11CoveredT2,T3,T5

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T4,T2
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT1,T4,T2

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T4,T2

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 88 3 2 66.67
TERNARY 180 2 2 100.00
IF 70 3 3 100.00
IF 165 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T1,T4,T2
0 0 Covered T2,T3,T5


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T2,T3,T5


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T4,T2
0 1 Covered T1,T4,T2
0 0 Covered T1,T4,T2


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T4,T2


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1866834928 4385295 0 0
DepthKnown_A 1866834928 1866703956 0 0
RvalidKnown_A 1866834928 1866703956 0 0
WreadyKnown_A 1866834928 1866703956 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 1866834928 4385295 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1866834928 4385295 0 0
T2 102476 3718 0 0
T3 2384 100 0 0
T5 152086 1405 0 0
T9 995239 30159 0 0
T10 32446 80 0 0
T16 182444 10770 0 0
T17 15398 0 0 0
T18 351387 12928 0 0
T19 273331 12846 0 0
T20 0 117 0 0
T21 0 24263 0 0
T22 661009 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1866834928 1866703956 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1866834928 1866703956 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1866834928 1866703956 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 1866834928 4385295 0 0
T2 102476 3718 0 0
T3 2384 100 0 0
T5 152086 1405 0 0
T9 995239 30159 0 0
T10 32446 80 0 0
T16 182444 10770 0 0
T17 15398 0 0 0
T18 351387 12928 0 0
T19 273331 12846 0 0
T20 0 117 0 0
T21 0 24263 0 0
T22 661009 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 229972327 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 229972327 0 0
T1 1264 18 0 0
T2 102476 141473 0 0
T3 2384 201 0 0
T4 662 1 0 0
T5 152086 19419 0 0
T9 995239 705025 0 0
T10 32446 466 0 0
T16 182444 244026 0 0
T17 15398 1104 0 0
T22 661009 1210 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 294483200 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 294483200 0 0
T1 1264 78 0 0
T2 102476 403830 0 0
T3 2384 201 0 0
T4 662 1 0 0
T5 152086 17715 0 0
T9 995239 597291 0 0
T10 32446 466 0 0
T16 182444 240040 0 0
T17 15398 1104 0 0
T22 661009 1210 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 12405220 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 12405220 0 0
T1 1264 2 0 0
T2 102476 7452 0 0
T3 2384 200 0 0
T4 662 0 0 0
T5 152086 2826 0 0
T9 995239 61873 0 0
T10 32446 160 0 0
T16 182444 21703 0 0
T17 15398 1024 0 0
T18 0 25915 0 0
T19 0 25900 0 0
T22 661009 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 21762143 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 21762143 0 0
T1 1264 8 0 0
T2 102476 35015 0 0
T3 2384 200 0 0
T4 662 0 0 0
T5 152086 2810 0 0
T9 995239 59726 0 0
T10 32446 160 0 0
T16 182444 21540 0 0
T17 15398 1024 0 0
T18 0 130762 0 0
T19 0 25692 0 0
T22 661009 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 212918735 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 212918735 0 0
T1 1264 16 0 0
T2 102476 139469 0 0
T3 2384 1 0 0
T4 662 1 0 0
T5 152086 15049 0 0
T9 995239 633975 0 0
T10 32446 306 0 0
T16 182444 220695 0 0
T17 15398 80 0 0
T22 661009 1210 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 1869293829 272721057 0 0
DepthKnown_A 1869293829 1869118868 0 0
RvalidKnown_A 1869293829 1869118868 0 0
WreadyKnown_A 1869293829 1869118868 0 0
gen_passthru_fifo.paramCheckPass 1747 1747 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 272721057 0 0
T1 1264 70 0 0
T2 102476 400329 0 0
T3 2384 1 0 0
T4 662 1 0 0
T5 152086 14905 0 0
T9 995239 537565 0 0
T10 32446 306 0 0
T16 182444 218500 0 0
T17 15398 80 0 0
T22 661009 1210 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1869293829 1869118868 0 0
T1 1264 1166 0 0
T2 102476 102475 0 0
T3 2384 2319 0 0
T4 662 573 0 0
T5 152086 151989 0 0
T9 995239 995222 0 0
T10 32446 32356 0 0
T16 182444 182438 0 0
T17 15398 15324 0 0
T22 661009 660953 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1747 1747 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%