Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_sram_clk_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_sram_clk_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_passthrough.u_pt_sck_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_pt_sck_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_passthrough.u_pt_isck_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00 0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_pt_isck_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_gating
Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS22200.00
CONT_ASSIGN26100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 0 1
23 0 1
==> MISSING_ELSE
26 0 1


Cond Coverage for Module : prim_generic_clock_gating
TotalCoveredPercent
Conditions600.00
Logical600.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00Not Covered
01Not Covered
10Not Covered

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Module : prim_generic_clock_gating
Line No.TotalCoveredPercent
Branches 2 0 0.00
IF 22 2 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 22 if ((!clk_i))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered

Line Coverage for Instance : tb.dut.u_sram_clk_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS22200.00
CONT_ASSIGN26100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 0 1
23 0 1
==> MISSING_ELSE
26 0 1


Cond Coverage for Instance : tb.dut.u_sram_clk_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions600.00
Logical600.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00Not Covered
01Not Covered
10Not Covered

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Instance : tb.dut.u_sram_clk_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 0 0.00
IF 22 2 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 22 if ((!clk_i))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered

Line Coverage for Instance : tb.dut.u_passthrough.u_pt_sck_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS22200.00
CONT_ASSIGN26100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 0 1
23 0 1
==> MISSING_ELSE
26 0 1


Cond Coverage for Instance : tb.dut.u_passthrough.u_pt_sck_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions500.00
Logical500.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00Not Covered
01Unreachable
10Not Covered

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Instance : tb.dut.u_passthrough.u_pt_sck_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 0 0.00
IF 22 2 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 22 if ((!clk_i))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered

Line Coverage for Instance : tb.dut.u_passthrough.u_pt_isck_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL300.00
ALWAYS22200.00
CONT_ASSIGN26100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
22 0 1
23 0 1
==> MISSING_ELSE
26 0 1


Cond Coverage for Instance : tb.dut.u_passthrough.u_pt_isck_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions500.00
Logical500.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00Not Covered
01Unreachable
10Not Covered

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Instance : tb.dut.u_passthrough.u_pt_isck_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 0 0.00
IF 22 2 0 0.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv' or '../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 22 if ((!clk_i))

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%