Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_onehot_check
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_onehot_check_0/rtl/prim_onehot_check.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check 0.00 0.00



Module Instance : tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
0.00 0.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_reg_we_check


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_onehot_check
TotalCoveredPercent
Totals 5 0 0.00
Total Bits 144 0 0.00
Total Bits 0->1 72 0 0.00
Total Bits 1->0 72 0 0.00

Ports 5 0 0.00
Port Bits 144 0 0.00
Port Bits 0->1 72 0 0.00
Port Bits 1->0 72 0 0.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i No No No INPUT
rst_ni No No No INPUT
oh_i[6:0] No No No INPUT
oh_i[8:7] Unreachable Unreachable Unreachable INPUT
oh_i[13:9] No No No INPUT
oh_i[14] Unreachable Unreachable Unreachable INPUT
oh_i[19:15] No No No INPUT
oh_i[23:20] Unreachable Unreachable Unreachable INPUT
oh_i[63:24] No No No INPUT
oh_i[64] Unreachable Unreachable Unreachable INPUT
oh_i[65] No No No INPUT
oh_i[66] Unreachable Unreachable Unreachable INPUT
oh_i[75:67] No No No INPUT
oh_i[76] Unreachable Unreachable Unreachable INPUT
oh_i[77] No No No INPUT
oh_i[78] Unreachable Unreachable Unreachable INPUT
addr_i[6:0] Unreachable Unreachable Unreachable INPUT
en_i No No No INPUT
err_o No No No OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%