Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T3,T10 |
1 | 1 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2147483647 |
2147483647 |
0 |
0 |
selKnown1 |
2147483647 |
2147483647 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4424593 |
3538893 |
0 |
0 |
T2 |
1861385 |
1482967 |
0 |
0 |
T3 |
1121 |
1114 |
0 |
0 |
T4 |
34539 |
27614 |
0 |
0 |
T5 |
2 |
0 |
0 |
0 |
T6 |
15101 |
12066 |
0 |
0 |
T7 |
107375 |
85885 |
0 |
0 |
T8 |
4187212 |
3348941 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
3212 |
2807 |
0 |
0 |
T11 |
528123 |
629206 |
0 |
0 |
T12 |
264398 |
211489 |
0 |
0 |
T13 |
82 |
197462 |
0 |
0 |
T14 |
2452 |
2449 |
0 |
0 |
T15 |
26 |
24 |
0 |
0 |
T31 |
351 |
0 |
0 |
0 |
T32 |
151 |
0 |
0 |
0 |
T35 |
321 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
2 |
0 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
10 |
0 |
0 |
0 |
T103 |
13 |
0 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T125 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1154810 |
1154809 |
0 |
0 |
T2 |
726154 |
726153 |
0 |
0 |
T3 |
1222 |
1221 |
0 |
0 |
T4 |
10076 |
10074 |
0 |
0 |
T5 |
1149 |
1148 |
0 |
0 |
T6 |
18029 |
18027 |
0 |
0 |
T7 |
37463 |
37461 |
0 |
0 |
T8 |
1354368 |
1354367 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T10 |
2130 |
2128 |
0 |
0 |
T11 |
101281 |
101280 |
0 |
0 |
T12 |
109564 |
109562 |
0 |
0 |
T13 |
65808 |
65807 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
394100318 |
394098883 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
394100318 |
394098883 |
0 |
0 |
T1 |
884449 |
884448 |
0 |
0 |
T2 |
377666 |
377665 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
6904 |
6903 |
0 |
0 |
T6 |
3017 |
3016 |
0 |
0 |
T7 |
21468 |
21467 |
0 |
0 |
T8 |
836914 |
836913 |
0 |
0 |
T10 |
385 |
384 |
0 |
0 |
T11 |
101282 |
101281 |
0 |
0 |
T12 |
52863 |
52862 |
0 |
0 |
T13 |
0 |
65807 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T6,T7 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
394101543 |
394099942 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
394101543 |
394099942 |
0 |
0 |
T1 |
884450 |
884449 |
0 |
0 |
T2 |
377667 |
377666 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
6905 |
6904 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
3018 |
3017 |
0 |
0 |
T7 |
21469 |
21468 |
0 |
0 |
T8 |
836915 |
836914 |
0 |
0 |
T10 |
386 |
385 |
0 |
0 |
T11 |
0 |
101282 |
0 |
0 |
T12 |
52864 |
52863 |
0 |
0 |
T13 |
0 |
65808 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T12,T1 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T7,T12,T1 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
560897 |
559296 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
560897 |
559296 |
0 |
0 |
T1 |
551 |
550 |
0 |
0 |
T2 |
747 |
746 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T7 |
9 |
8 |
0 |
0 |
T8 |
645 |
644 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
193 |
192 |
0 |
0 |
T12 |
21 |
20 |
0 |
0 |
T13 |
21 |
20 |
0 |
0 |
T14 |
0 |
1225 |
0 |
0 |
T15 |
0 |
12 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T1 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T7,T12,T1 |
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
559296 |
558036 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
559296 |
558036 |
0 |
0 |
T1 |
550 |
549 |
0 |
0 |
T2 |
746 |
745 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
644 |
643 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
192 |
191 |
0 |
0 |
T12 |
20 |
19 |
0 |
0 |
T13 |
20 |
19 |
0 |
0 |
T14 |
1225 |
1224 |
0 |
0 |
T15 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_tx_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1843 |
242 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1843 |
242 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_rx_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1843 |
242 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1843 |
242 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T125 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T6,T1 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T6,T1 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
121288 |
120832 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121288 |
120832 |
0 |
0 |
T1 |
145 |
144 |
0 |
0 |
T4 |
17 |
16 |
0 |
0 |
T6 |
14 |
13 |
0 |
0 |
T8 |
63 |
62 |
0 |
0 |
T31 |
350 |
349 |
0 |
0 |
T32 |
151 |
150 |
0 |
0 |
T35 |
321 |
320 |
0 |
0 |
T81 |
9 |
8 |
0 |
0 |
T103 |
12 |
11 |
0 |
0 |
T111 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T6,T1 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T6,T1 |
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
119431 |
118975 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119431 |
118975 |
0 |
0 |
T1 |
145 |
144 |
0 |
0 |
T4 |
17 |
16 |
0 |
0 |
T6 |
14 |
13 |
0 |
0 |
T8 |
63 |
62 |
0 |
0 |
T31 |
350 |
349 |
0 |
0 |
T32 |
150 |
149 |
0 |
0 |
T35 |
281 |
280 |
0 |
0 |
T81 |
9 |
8 |
0 |
0 |
T103 |
12 |
11 |
0 |
0 |
T111 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_sram_clk_scan.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1682880266 |
1682878808 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1682880266 |
1682878808 |
0 |
0 |
T1 |
884449 |
884448 |
0 |
0 |
T2 |
348480 |
348480 |
0 |
0 |
T3 |
1115 |
1114 |
0 |
0 |
T4 |
6904 |
6903 |
0 |
0 |
T6 |
3017 |
3016 |
0 |
0 |
T7 |
21468 |
21467 |
0 |
0 |
T8 |
836914 |
836913 |
0 |
0 |
T10 |
1631 |
1630 |
0 |
0 |
T11 |
324980 |
324979 |
0 |
0 |
T12 |
52863 |
52862 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 4 | 44.44 |
Logical | 9 | 4 | 44.44 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T1 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T7,T12,T1 |
Assert Coverage for Instance : tb.dut.u_sram_rst_scanmux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
65115 |
63806 |
0 |
0 |
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65115 |
63806 |
0 |
0 |
T1 |
550 |
549 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
644 |
643 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
20 |
19 |
0 |
0 |
T13 |
20 |
19 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T16 |
0 |
29 |
0 |
0 |
T36 |
0 |
35 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T41 |
0 |
24 |
0 |
0 |
T81 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T6,T7 |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T6,T7 |
1 | 1 | Covered | T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
394100981 |
394099380 |
0 |
0 |
selKnown1 |
394099728 |
394098319 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
394100981 |
394099380 |
0 |
0 |
T1 |
884450 |
884449 |
0 |
0 |
T2 |
377666 |
377665 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
6905 |
6904 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
3018 |
3017 |
0 |
0 |
T7 |
21469 |
21468 |
0 |
0 |
T8 |
836915 |
836914 |
0 |
0 |
T10 |
385 |
384 |
0 |
0 |
T11 |
0 |
101281 |
0 |
0 |
T12 |
52864 |
52863 |
0 |
0 |
T13 |
0 |
65808 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
394099728 |
394098319 |
0 |
0 |
T1 |
884449 |
884448 |
0 |
0 |
T2 |
377665 |
377664 |
0 |
0 |
T4 |
6904 |
6903 |
0 |
0 |
T6 |
3017 |
3016 |
0 |
0 |
T7 |
21468 |
21467 |
0 |
0 |
T8 |
836914 |
836913 |
0 |
0 |
T10 |
385 |
384 |
0 |
0 |
T11 |
101281 |
101280 |
0 |
0 |
T12 |
52863 |
52862 |
0 |
0 |
T13 |
65808 |
65807 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T6,T7 |
1 | 0 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T2,T3,T10 |
1 | 1 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T10 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_sram_clk_sel.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
394100318 |
394098883 |
0 |
0 |
selKnown1 |
2049979927 |
2049978326 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
394100318 |
394098883 |
0 |
0 |
T1 |
884449 |
884448 |
0 |
0 |
T2 |
377666 |
377665 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
6904 |
6903 |
0 |
0 |
T6 |
3017 |
3016 |
0 |
0 |
T7 |
21468 |
21467 |
0 |
0 |
T8 |
836914 |
836913 |
0 |
0 |
T10 |
385 |
384 |
0 |
0 |
T11 |
101282 |
101281 |
0 |
0 |
T12 |
52863 |
52862 |
0 |
0 |
T13 |
0 |
65807 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2049979927 |
2049978326 |
0 |
0 |
T1 |
270361 |
270361 |
0 |
0 |
T2 |
348489 |
348489 |
0 |
0 |
T3 |
1222 |
1221 |
0 |
0 |
T4 |
3172 |
3171 |
0 |
0 |
T5 |
1149 |
1148 |
0 |
0 |
T6 |
15012 |
15011 |
0 |
0 |
T7 |
15995 |
15994 |
0 |
0 |
T8 |
517454 |
517454 |
0 |
0 |
T10 |
1745 |
1744 |
0 |
0 |
T12 |
56701 |
56700 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 9 | 100.00 |
Logical | 9 | 9 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T7,T12,T1 |
1 | 0 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T9,T39,T123 |
1 | 1 | Covered | T2,T3,T10 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T10,T11 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T7,T12,T1 |
Assert Coverage for Instance : tb.dut.u_sram_rst_sel.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
559296 |
558036 |
0 |
0 |
selKnown1 |
1793 |
192 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
559296 |
558036 |
0 |
0 |
T1 |
550 |
549 |
0 |
0 |
T2 |
746 |
745 |
0 |
0 |
T7 |
8 |
7 |
0 |
0 |
T8 |
644 |
643 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
192 |
191 |
0 |
0 |
T12 |
20 |
19 |
0 |
0 |
T13 |
20 |
19 |
0 |
0 |
T14 |
1225 |
1224 |
0 |
0 |
T15 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1793 |
192 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T39 |
5 |
4 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T54 |
0 |
3 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T123 |
3 |
2 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T130 |
0 |
3 |
0 |
0 |