dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.85 100.00 65.38 90.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.96 100.00 65.38 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL2222100.00
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS16522100.00
CONT_ASSIGN17511100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 1 1
MISSING_ELSE
175 1 1
176 1 1
180 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions261765.38
Logical261765.38
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT4,T5,T6
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0CoveredT1,T2,T8
1CoveredT4,T5,T6

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0CoveredT1,T2,T8
1CoveredT4,T5,T6

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT4,T5,T6
101Not Covered
110Not Covered
111CoveredT1,T2,T8

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T8

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10Not Covered
11CoveredT1,T2,T8

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T8
1CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 88 3 2 66.67
TERNARY 180 2 2 100.00
IF 70 3 3 100.00
IF 165 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T4,T5,T6
0 0 Covered T1,T2,T8


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T8


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T4,T5,T6
0 1 Covered T4,T5,T6
0 0 Covered T4,T5,T6


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T8
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2049979927 4822944 0 0
DepthKnown_A 2049979927 2049845846 0 0
RvalidKnown_A 2049979927 2049845846 0 0
WreadyKnown_A 2049979927 2049845846 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 2049979927 4822944 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2049979927 4822944 0 0
T1 270361 358 0 0
T2 348489 11802 0 0
T3 1222 0 0 0
T8 517454 476 0 0
T10 1745 0 0 0
T11 325051 3165 0 0
T13 396572 0 0 0
T14 175528 17659 0 0
T31 105784 0 0 0
T32 0 15968 0 0
T33 0 11233 0 0
T34 0 12482 0 0
T35 0 8760 0 0
T37 1428 0 0 0
T45 0 7 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2049979927 2049845846 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2049979927 2049845846 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2049979927 2049845846 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 2049979927 4822944 0 0
T1 270361 358 0 0
T2 348489 11802 0 0
T3 1222 0 0 0
T8 517454 476 0 0
T10 1745 0 0 0
T11 325051 3165 0 0
T13 396572 0 0 0
T14 175528 17659 0 0
T31 105784 0 0 0
T32 0 15968 0 0
T33 0 11233 0 0
T34 0 12482 0 0
T35 0 8760 0 0
T37 1428 0 0 0
T45 0 7 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 234513195 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 234513195 0 0
T1 270361 77706 0 0
T2 348489 195470 0 0
T3 1222 24 0 0
T4 3172 660 0 0
T5 1149 24 0 0
T6 15012 3464 0 0
T7 15995 1109 0 0
T8 517454 92594 0 0
T10 1745 39 0 0
T12 56701 2115 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 272889681 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 272889681 0 0
T1 270361 66998 0 0
T2 348489 167331 0 0
T3 1222 24 0 0
T4 3172 660 0 0
T5 1149 24 0 0
T6 15012 3464 0 0
T7 15995 1109 0 0
T8 517454 87037 0 0
T10 1745 39 0 0
T12 56701 1326 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 13614844 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 13614844 0 0
T1 270361 24895 0 0
T2 348489 23950 0 0
T3 1222 4 0 0
T7 15995 1024 0 0
T8 517454 26023 0 0
T10 1745 12 0 0
T11 325051 6528 0 0
T12 56701 2048 0 0
T13 396572 1024 0 0
T14 0 36716 0 0
T37 1428 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 23202276 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 23202276 0 0
T1 270361 14665 0 0
T2 348489 23604 0 0
T3 1222 4 0 0
T7 15995 1024 0 0
T8 517454 20908 0 0
T10 1745 12 0 0
T11 325051 6330 0 0
T12 56701 1025 0 0
T13 396572 1024 0 0
T14 0 35318 0 0
T37 1428 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 216402930 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 216402930 0 0
T1 270361 52617 0 0
T2 348489 190818 0 0
T3 1222 20 0 0
T4 3172 660 0 0
T5 1149 24 0 0
T6 15012 3464 0 0
T7 15995 85 0 0
T8 517454 66275 0 0
T10 1745 27 0 0
T12 56701 67 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 2052592437 249687405 0 0
DepthKnown_A 2052592437 2052414258 0 0
RvalidKnown_A 2052592437 2052414258 0 0
WreadyKnown_A 2052592437 2052414258 0 0
gen_passthru_fifo.paramCheckPass 1776 1776 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 249687405 0 0
T1 270361 52333 0 0
T2 348489 164970 0 0
T3 1222 20 0 0
T4 3172 660 0 0
T5 1149 24 0 0
T6 15012 3464 0 0
T7 15995 85 0 0
T8 517454 66129 0 0
T10 1745 27 0 0
T12 56701 301 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2052592437 2052414258 0 0
T1 270361 270354 0 0
T2 348489 348481 0 0
T3 1222 1127 0 0
T4 3172 3108 0 0
T5 1149 1078 0 0
T6 15012 14961 0 0
T7 15995 15915 0 0
T8 517454 517446 0 0
T10 1745 1646 0 0
T12 56701 56638 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1776 1776 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T10 1 1 0 0
T12 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%