Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 32 | 24 | 75.00 |
Logical | 32 | 24 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T13,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T9,T13,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T13,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T13,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T13,T11 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T11 |
1 | 0 | Covered | T9,T13,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T9,T13,T11 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T13,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T13,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
28544094 |
0 |
0 |
T9 |
183347 |
63874 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
48651 |
0 |
0 |
T12 |
21243 |
20187 |
0 |
0 |
T13 |
242532 |
12732 |
0 |
0 |
T14 |
0 |
85218 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T16 |
76890 |
32044 |
0 |
0 |
T17 |
43710 |
8 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
T20 |
68664 |
0 |
0 |
0 |
T21 |
0 |
241660 |
0 |
0 |
T23 |
0 |
91529 |
0 |
0 |
T42 |
0 |
36560 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
28544094 |
0 |
0 |
T9 |
183347 |
63874 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
48651 |
0 |
0 |
T12 |
21243 |
20187 |
0 |
0 |
T13 |
242532 |
12732 |
0 |
0 |
T14 |
0 |
85218 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T16 |
76890 |
32044 |
0 |
0 |
T17 |
43710 |
8 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
T20 |
68664 |
0 |
0 |
0 |
T21 |
0 |
241660 |
0 |
0 |
T23 |
0 |
91529 |
0 |
0 |
T42 |
0 |
36560 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 32 | 28 | 87.50 |
Logical | 32 | 28 | 87.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T9,T13,T11 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T9,T13,T11 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Covered | T9,T13,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T13,T11 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T9,T13,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T9,T13,T11 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T9,T13,T11 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T9,T13,T11 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T13,T11 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T13,T11 |
1 | 0 | Covered | T9,T13,T11 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T9,T13,T11 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T9,T13,T11 |
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T13,T11 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T13,T11 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
30001106 |
0 |
0 |
T9 |
183347 |
66564 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
51395 |
0 |
0 |
T12 |
21243 |
20955 |
0 |
0 |
T13 |
242532 |
13576 |
0 |
0 |
T14 |
0 |
88922 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T16 |
76890 |
34162 |
0 |
0 |
T17 |
43710 |
4 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
T20 |
68664 |
0 |
0 |
0 |
T21 |
0 |
252560 |
0 |
0 |
T23 |
0 |
95231 |
0 |
0 |
T42 |
0 |
38562 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
30001106 |
0 |
0 |
T9 |
183347 |
66564 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
51395 |
0 |
0 |
T12 |
21243 |
20955 |
0 |
0 |
T13 |
242532 |
13576 |
0 |
0 |
T14 |
0 |
88922 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T16 |
76890 |
34162 |
0 |
0 |
T17 |
43710 |
4 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
T20 |
68664 |
0 |
0 |
0 |
T21 |
0 |
252560 |
0 |
0 |
T23 |
0 |
95231 |
0 |
0 |
T42 |
0 |
38562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 1 | 50.00 |
CONT_ASSIGN | 175 | 1 | 0 | 0.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
0 |
1 |
|
|
|
MISSING_ELSE |
175 |
0 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 26 | 11 | 42.31 |
Logical | 26 | 11 | 42.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T5 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
6 |
60.00 |
TERNARY |
88 |
3 |
1 |
33.33 |
TERNARY |
180 |
2 |
1 |
50.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
157307086 |
0 |
0 |
T1 |
275 |
240 |
0 |
0 |
T3 |
16720 |
16720 |
0 |
0 |
T4 |
1129 |
0 |
0 |
0 |
T5 |
15401 |
15366 |
0 |
0 |
T8 |
1471 |
0 |
0 |
0 |
T9 |
183347 |
182916 |
0 |
0 |
T10 |
305 |
160 |
0 |
0 |
T11 |
0 |
192861 |
0 |
0 |
T13 |
242532 |
242532 |
0 |
0 |
T15 |
8960 |
8960 |
0 |
0 |
T16 |
0 |
76546 |
0 |
0 |
T17 |
0 |
43428 |
0 |
0 |
T18 |
110916 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 172 | 1 | 1 | 100.00 |
CONT_ASSIGN | 173 | 1 | 1 | 100.00 |
CONT_ASSIGN | 182 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
172 |
1 |
1 |
173 |
1 |
1 |
182 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 32 | 25 | 78.12 |
Logical | 32 | 25 | 78.12 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T21,T31 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T8,T18 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T21,T31 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T11,T21,T31 |
1 | 0 | 1 | Covered | T11,T21,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T21,T31 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T21,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T18 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T21,T31 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T21,T31 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 172
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T21,T31 |
LINE 172
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T21,T31 |
LINE 173
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T21,T31 |
1 | 0 | Covered | T11,T21,T31 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
172 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
157 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T11,T21,T31 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 172 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T21,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T8,T18 |
0 |
0 |
Covered |
T4,T8,T18 |
LineNo. Expression
-1-: 157 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T21,T31 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
9088629 |
0 |
0 |
T11 |
310255 |
35571 |
0 |
0 |
T12 |
21243 |
0 |
0 |
0 |
T14 |
136290 |
0 |
0 |
0 |
T16 |
76890 |
0 |
0 |
0 |
T17 |
43710 |
0 |
0 |
0 |
T21 |
112800 |
39789 |
0 |
0 |
T23 |
730081 |
0 |
0 |
0 |
T29 |
0 |
60838 |
0 |
0 |
T30 |
0 |
49583 |
0 |
0 |
T31 |
0 |
1509 |
0 |
0 |
T32 |
0 |
93844 |
0 |
0 |
T33 |
0 |
1694 |
0 |
0 |
T42 |
96073 |
0 |
0 |
0 |
T43 |
44624 |
0 |
0 |
0 |
T44 |
226496 |
0 |
0 |
0 |
T51 |
0 |
33024 |
0 |
0 |
T53 |
0 |
22404 |
0 |
0 |
T54 |
0 |
130 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
9088629 |
0 |
0 |
T11 |
310255 |
35571 |
0 |
0 |
T12 |
21243 |
0 |
0 |
0 |
T14 |
136290 |
0 |
0 |
0 |
T16 |
76890 |
0 |
0 |
0 |
T17 |
43710 |
0 |
0 |
0 |
T21 |
112800 |
39789 |
0 |
0 |
T23 |
730081 |
0 |
0 |
0 |
T29 |
0 |
60838 |
0 |
0 |
T30 |
0 |
49583 |
0 |
0 |
T31 |
0 |
1509 |
0 |
0 |
T32 |
0 |
93844 |
0 |
0 |
T33 |
0 |
1694 |
0 |
0 |
T42 |
96073 |
0 |
0 |
0 |
T43 |
44624 |
0 |
0 |
0 |
T44 |
226496 |
0 |
0 |
0 |
T51 |
0 |
33024 |
0 |
0 |
T53 |
0 |
22404 |
0 |
0 |
T54 |
0 |
130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 26 | 17 | 65.38 |
Logical | 26 | 17 | 65.38 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T11,T21,T31 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T11,T21,T31 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T8,T18 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T21,T31 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T21,T31 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T8,T18 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T8,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T21,T31 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T11,T21,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T11,T21,T31 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T11,T21,T31 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T4,T8,T18 |
0 |
0 |
Covered |
T4,T8,T18 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T21,T31 |
0 |
Covered |
T1,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
292083 |
0 |
0 |
T11 |
310255 |
1143 |
0 |
0 |
T12 |
21243 |
0 |
0 |
0 |
T14 |
136290 |
0 |
0 |
0 |
T16 |
76890 |
0 |
0 |
0 |
T17 |
43710 |
0 |
0 |
0 |
T21 |
112800 |
1278 |
0 |
0 |
T23 |
730081 |
0 |
0 |
0 |
T29 |
0 |
1956 |
0 |
0 |
T30 |
0 |
1585 |
0 |
0 |
T31 |
0 |
48 |
0 |
0 |
T32 |
0 |
3012 |
0 |
0 |
T33 |
0 |
54 |
0 |
0 |
T42 |
96073 |
0 |
0 |
0 |
T43 |
44624 |
0 |
0 |
0 |
T44 |
226496 |
0 |
0 |
0 |
T51 |
0 |
1062 |
0 |
0 |
T53 |
0 |
716 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
41408804 |
0 |
0 |
T4 |
1129 |
864 |
0 |
0 |
T5 |
15401 |
0 |
0 |
0 |
T8 |
1471 |
1440 |
0 |
0 |
T9 |
183347 |
0 |
0 |
0 |
T10 |
305 |
0 |
0 |
0 |
T11 |
310255 |
111144 |
0 |
0 |
T13 |
242532 |
0 |
0 |
0 |
T15 |
8960 |
0 |
0 |
0 |
T18 |
110916 |
103744 |
0 |
0 |
T20 |
68664 |
65560 |
0 |
0 |
T21 |
0 |
183256 |
0 |
0 |
T22 |
0 |
576 |
0 |
0 |
T31 |
0 |
4248 |
0 |
0 |
T32 |
0 |
275408 |
0 |
0 |
T50 |
0 |
154320 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
200649506 |
292083 |
0 |
0 |
T11 |
310255 |
1143 |
0 |
0 |
T12 |
21243 |
0 |
0 |
0 |
T14 |
136290 |
0 |
0 |
0 |
T16 |
76890 |
0 |
0 |
0 |
T17 |
43710 |
0 |
0 |
0 |
T21 |
112800 |
1278 |
0 |
0 |
T23 |
730081 |
0 |
0 |
0 |
T29 |
0 |
1956 |
0 |
0 |
T30 |
0 |
1585 |
0 |
0 |
T31 |
0 |
48 |
0 |
0 |
T32 |
0 |
3012 |
0 |
0 |
T33 |
0 |
54 |
0 |
0 |
T42 |
96073 |
0 |
0 |
0 |
T43 |
44624 |
0 |
0 |
0 |
T44 |
226496 |
0 |
0 |
0 |
T51 |
0 |
1062 |
0 |
0 |
T53 |
0 |
716 |
0 |
0 |
T54 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 154 | 1 | 1 | 100.00 |
ALWAYS | 157 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
154 |
1 |
1 |
157 |
1 |
1 |
158 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 26 | 19 | 73.08 |
Logical | 26 | 19 | 73.08 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T5 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
88 |
3 |
2 |
66.67 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T3,T5 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T5 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640801267 |
4093962 |
0 |
0 |
T1 |
10605 |
2621 |
0 |
0 |
T2 |
1598 |
0 |
0 |
0 |
T3 |
19087 |
3715 |
0 |
0 |
T4 |
3879 |
0 |
0 |
0 |
T5 |
126222 |
832 |
0 |
0 |
T6 |
1333 |
100 |
0 |
0 |
T7 |
2063 |
0 |
0 |
0 |
T8 |
4980 |
0 |
0 |
0 |
T9 |
64842 |
832 |
0 |
0 |
T10 |
5304 |
832 |
0 |
0 |
T11 |
0 |
5522 |
0 |
0 |
T13 |
0 |
839 |
0 |
0 |
T15 |
0 |
3733 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640801267 |
640716252 |
0 |
0 |
T1 |
10605 |
10514 |
0 |
0 |
T2 |
1598 |
1519 |
0 |
0 |
T3 |
19087 |
19014 |
0 |
0 |
T4 |
3879 |
3818 |
0 |
0 |
T5 |
126222 |
126159 |
0 |
0 |
T6 |
1333 |
1277 |
0 |
0 |
T7 |
2063 |
1978 |
0 |
0 |
T8 |
4980 |
4916 |
0 |
0 |
T9 |
64842 |
64776 |
0 |
0 |
T10 |
5304 |
5236 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640801267 |
640716252 |
0 |
0 |
T1 |
10605 |
10514 |
0 |
0 |
T2 |
1598 |
1519 |
0 |
0 |
T3 |
19087 |
19014 |
0 |
0 |
T4 |
3879 |
3818 |
0 |
0 |
T5 |
126222 |
126159 |
0 |
0 |
T6 |
1333 |
1277 |
0 |
0 |
T7 |
2063 |
1978 |
0 |
0 |
T8 |
4980 |
4916 |
0 |
0 |
T9 |
64842 |
64776 |
0 |
0 |
T10 |
5304 |
5236 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640801267 |
640716252 |
0 |
0 |
T1 |
10605 |
10514 |
0 |
0 |
T2 |
1598 |
1519 |
0 |
0 |
T3 |
19087 |
19014 |
0 |
0 |
T4 |
3879 |
3818 |
0 |
0 |
T5 |
126222 |
126159 |
0 |
0 |
T6 |
1333 |
1277 |
0 |
0 |
T7 |
2063 |
1978 |
0 |
0 |
T8 |
4980 |
4916 |
0 |
0 |
T9 |
64842 |
64776 |
0 |
0 |
T10 |
5304 |
5236 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
640801267 |
4093962 |
0 |
0 |
T1 |
10605 |
2621 |
0 |
0 |
T2 |
1598 |
0 |
0 |
0 |
T3 |
19087 |
3715 |
0 |
0 |
T4 |
3879 |
0 |
0 |
0 |
T5 |
126222 |
832 |
0 |
0 |
T6 |
1333 |
100 |
0 |
0 |
T7 |
2063 |
0 |
0 |
0 |
T8 |
4980 |
0 |
0 |
0 |
T9 |
64842 |
832 |
0 |
0 |
T10 |
5304 |
832 |
0 |
0 |
T11 |
0 |
5522 |
0 |
0 |
T13 |
0 |
839 |
0 |
0 |
T15 |
0 |
3733 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |