Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
24928047 |
0 |
0 |
T2 |
538103 |
75891 |
0 |
0 |
T3 |
264056 |
31700 |
0 |
0 |
T4 |
133026 |
107233 |
0 |
0 |
T5 |
180875 |
31938 |
0 |
0 |
T6 |
139262 |
332717 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
36825 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
87200 |
0 |
0 |
T12 |
169415 |
388617 |
0 |
0 |
T13 |
0 |
61116 |
0 |
0 |
T14 |
0 |
148802 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
24928047 |
0 |
0 |
T2 |
538103 |
75891 |
0 |
0 |
T3 |
264056 |
31700 |
0 |
0 |
T4 |
133026 |
107233 |
0 |
0 |
T5 |
180875 |
31938 |
0 |
0 |
T6 |
139262 |
332717 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
36825 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
87200 |
0 |
0 |
T12 |
169415 |
388617 |
0 |
0 |
T13 |
0 |
61116 |
0 |
0 |
T14 |
0 |
148802 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
26218100 |
0 |
0 |
T2 |
538103 |
79418 |
0 |
0 |
T3 |
264056 |
32876 |
0 |
0 |
T4 |
133026 |
110826 |
0 |
0 |
T5 |
180875 |
34106 |
0 |
0 |
T6 |
139262 |
350458 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
38137 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
90000 |
0 |
0 |
T12 |
169415 |
407567 |
0 |
0 |
T13 |
0 |
63950 |
0 |
0 |
T14 |
0 |
156821 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
26218100 |
0 |
0 |
T2 |
538103 |
79418 |
0 |
0 |
T3 |
264056 |
32876 |
0 |
0 |
T4 |
133026 |
110826 |
0 |
0 |
T5 |
180875 |
34106 |
0 |
0 |
T6 |
139262 |
350458 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
38137 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
90000 |
0 |
0 |
T12 |
169415 |
407567 |
0 |
0 |
T13 |
0 |
63950 |
0 |
0 |
T14 |
0 |
156821 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
135530114 |
0 |
0 |
T2 |
538103 |
313070 |
0 |
0 |
T3 |
264056 |
263790 |
0 |
0 |
T4 |
133026 |
132658 |
0 |
0 |
T5 |
180875 |
180770 |
0 |
0 |
T6 |
139262 |
124254 |
0 |
0 |
T7 |
52096 |
52096 |
0 |
0 |
T8 |
112882 |
112025 |
0 |
0 |
T10 |
21591 |
21168 |
0 |
0 |
T11 |
219546 |
219182 |
0 |
0 |
T12 |
169415 |
134890 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T12 |
1 | 0 | 1 | Covered | T2,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T6,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Covered | T2,T6,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T12 |
0 |
0 |
Covered |
T2,T6,T12 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T12 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
8648476 |
0 |
0 |
T2 |
538103 |
50114 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
60741 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
59061 |
0 |
0 |
T13 |
0 |
2948 |
0 |
0 |
T14 |
0 |
29175 |
0 |
0 |
T16 |
0 |
1014 |
0 |
0 |
T21 |
0 |
42139 |
0 |
0 |
T22 |
0 |
625 |
0 |
0 |
T23 |
0 |
82083 |
0 |
0 |
T24 |
0 |
817 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
8648476 |
0 |
0 |
T2 |
538103 |
50114 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
60741 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
59061 |
0 |
0 |
T13 |
0 |
2948 |
0 |
0 |
T14 |
0 |
29175 |
0 |
0 |
T16 |
0 |
1014 |
0 |
0 |
T21 |
0 |
42139 |
0 |
0 |
T22 |
0 |
625 |
0 |
0 |
T23 |
0 |
82083 |
0 |
0 |
T24 |
0 |
817 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T12 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T12 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T6,T12 |
0 |
0 |
Covered |
T2,T6,T12 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T12 |
0 |
Covered |
T2,T3,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
277981 |
0 |
0 |
T2 |
538103 |
1610 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
1964 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
1903 |
0 |
0 |
T13 |
0 |
94 |
0 |
0 |
T14 |
0 |
938 |
0 |
0 |
T16 |
0 |
33 |
0 |
0 |
T21 |
0 |
1353 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T23 |
0 |
2631 |
0 |
0 |
T24 |
0 |
25 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
41113805 |
0 |
0 |
T2 |
538103 |
217760 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
138712 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
327792 |
0 |
0 |
T13 |
0 |
9152 |
0 |
0 |
T14 |
0 |
77880 |
0 |
0 |
T15 |
0 |
66232 |
0 |
0 |
T16 |
0 |
2512 |
0 |
0 |
T17 |
0 |
84896 |
0 |
0 |
T21 |
0 |
107432 |
0 |
0 |
T22 |
0 |
3128 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178490489 |
277981 |
0 |
0 |
T2 |
538103 |
1610 |
0 |
0 |
T3 |
264056 |
0 |
0 |
0 |
T4 |
133026 |
0 |
0 |
0 |
T5 |
180875 |
0 |
0 |
0 |
T6 |
139262 |
1964 |
0 |
0 |
T7 |
52096 |
0 |
0 |
0 |
T8 |
112882 |
0 |
0 |
0 |
T10 |
21591 |
0 |
0 |
0 |
T11 |
219546 |
0 |
0 |
0 |
T12 |
169415 |
1903 |
0 |
0 |
T13 |
0 |
94 |
0 |
0 |
T14 |
0 |
938 |
0 |
0 |
T16 |
0 |
33 |
0 |
0 |
T21 |
0 |
1353 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T23 |
0 |
2631 |
0 |
0 |
T24 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
3209022 |
0 |
0 |
T2 |
563524 |
13285 |
0 |
0 |
T3 |
268026 |
832 |
0 |
0 |
T4 |
107577 |
7096 |
0 |
0 |
T5 |
909689 |
2880 |
0 |
0 |
T6 |
976342 |
15808 |
0 |
0 |
T7 |
264469 |
832 |
0 |
0 |
T8 |
34767 |
1344 |
0 |
0 |
T9 |
5429 |
0 |
0 |
0 |
T10 |
27701 |
3863 |
0 |
0 |
T11 |
116306 |
832 |
0 |
0 |
T12 |
0 |
19968 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
3209022 |
0 |
0 |
T2 |
563524 |
13285 |
0 |
0 |
T3 |
268026 |
832 |
0 |
0 |
T4 |
107577 |
7096 |
0 |
0 |
T5 |
909689 |
2880 |
0 |
0 |
T6 |
976342 |
15808 |
0 |
0 |
T7 |
264469 |
832 |
0 |
0 |
T8 |
34767 |
1344 |
0 |
0 |
T9 |
5429 |
0 |
0 |
0 |
T10 |
27701 |
3863 |
0 |
0 |
T11 |
116306 |
832 |
0 |
0 |
T12 |
0 |
19968 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
462372 |
0 |
0 |
T2 |
563524 |
4248 |
0 |
0 |
T3 |
268026 |
0 |
0 |
0 |
T4 |
107577 |
0 |
0 |
0 |
T5 |
909689 |
0 |
0 |
0 |
T6 |
976342 |
1795 |
0 |
0 |
T7 |
264469 |
0 |
0 |
0 |
T8 |
34767 |
0 |
0 |
0 |
T9 |
5429 |
0 |
0 |
0 |
T10 |
27701 |
0 |
0 |
0 |
T11 |
116306 |
0 |
0 |
0 |
T12 |
0 |
1792 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
3519 |
0 |
0 |
T16 |
0 |
97 |
0 |
0 |
T21 |
0 |
695 |
0 |
0 |
T22 |
0 |
61 |
0 |
0 |
T23 |
0 |
8053 |
0 |
0 |
T24 |
0 |
479 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
546302971 |
0 |
0 |
T1 |
1396 |
1310 |
0 |
0 |
T2 |
563524 |
563318 |
0 |
0 |
T3 |
268026 |
267954 |
0 |
0 |
T4 |
107577 |
107570 |
0 |
0 |
T5 |
909689 |
909614 |
0 |
0 |
T6 |
976342 |
976333 |
0 |
0 |
T7 |
264469 |
264389 |
0 |
0 |
T8 |
34767 |
34680 |
0 |
0 |
T9 |
5429 |
5294 |
0 |
0 |
T10 |
27701 |
27610 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
546387782 |
462372 |
0 |
0 |
T2 |
563524 |
4248 |
0 |
0 |
T3 |
268026 |
0 |
0 |
0 |
T4 |
107577 |
0 |
0 |
0 |
T5 |
909689 |
0 |
0 |
0 |
T6 |
976342 |
1795 |
0 |
0 |
T7 |
264469 |
0 |
0 |
0 |
T8 |
34767 |
0 |
0 |
0 |
T9 |
5429 |
0 |
0 |
0 |
T10 |
27701 |
0 |
0 |
0 |
T11 |
116306 |
0 |
0 |
0 |
T12 |
0 |
1792 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
3519 |
0 |
0 |
T16 |
0 |
97 |
0 |
0 |
T21 |
0 |
695 |
0 |
0 |
T22 |
0 |
61 |
0 |
0 |
T23 |
0 |
8053 |
0 |
0 |
T24 |
0 |
479 |
0 |
0 |