dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.66 99.29 91.20 91.67 96.13 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.44 94.03 72.41 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT2,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T4
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T4
110Not Covered
111CoveredT2,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT2,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T3,T4
0 0 Covered T2,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 178490489 24928047 0 0
DepthKnown_A 178490489 135530114 0 0
RvalidKnown_A 178490489 135530114 0 0
WreadyKnown_A 178490489 135530114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 178490489 24928047 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 24928047 0 0
T2 538103 75891 0 0
T3 264056 31700 0 0
T4 133026 107233 0 0
T5 180875 31938 0 0
T6 139262 332717 0 0
T7 52096 0 0 0
T8 112882 36825 0 0
T10 21591 0 0 0
T11 219546 87200 0 0
T12 169415 388617 0 0
T13 0 61116 0 0
T14 0 148802 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 24928047 0 0
T2 538103 75891 0 0
T3 264056 31700 0 0
T4 133026 107233 0 0
T5 180875 31938 0 0
T6 139262 332717 0 0
T7 52096 0 0 0
T8 112882 36825 0 0
T10 21591 0 0 0
T11 219546 87200 0 0
T12 169415 388617 0 0
T13 0 61116 0 0
T14 0 148802 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT2,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T4
101CoveredT2,T3,T4
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T4
110Not Covered
111CoveredT2,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT2,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT2,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T3,T4
0 0 Covered T2,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 178490489 26218100 0 0
DepthKnown_A 178490489 135530114 0 0
RvalidKnown_A 178490489 135530114 0 0
WreadyKnown_A 178490489 135530114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 178490489 26218100 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 26218100 0 0
T2 538103 79418 0 0
T3 264056 32876 0 0
T4 133026 110826 0 0
T5 180875 34106 0 0
T6 139262 350458 0 0
T7 52096 0 0 0
T8 112882 38137 0 0
T10 21591 0 0 0
T11 219546 90000 0 0
T12 169415 407567 0 0
T13 0 63950 0 0
T14 0 156821 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 26218100 0 0
T2 538103 79418 0 0
T3 264056 32876 0 0
T4 133026 110826 0 0
T5 180875 34106 0 0
T6 139262 350458 0 0
T7 52096 0 0 0
T8 112882 38137 0 0
T10 21591 0 0 0
T11 219546 90000 0 0
T12 169415 407567 0 0
T13 0 63950 0 0
T14 0 156821 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T3,T4
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T3,T4
0 0 Covered T2,T3,T4


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 178490489 0 0 0
DepthKnown_A 178490489 135530114 0 0
RvalidKnown_A 178490489 135530114 0 0
WreadyKnown_A 178490489 135530114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 178490489 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 135530114 0 0
T2 538103 313070 0 0
T3 264056 263790 0 0
T4 133026 132658 0 0
T5 180875 180770 0 0
T6 139262 124254 0 0
T7 52096 52096 0 0
T8 112882 112025 0 0
T10 21591 21168 0 0
T11 219546 219182 0 0
T12 169415 134890 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T6,T12
10CoveredT1,T2,T3
11CoveredT2,T6,T12

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T6,T12
10Not Covered
11CoveredT2,T6,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T6,T12
101Not Covered
110Not Covered
111CoveredT2,T6,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T6,T12
101CoveredT2,T6,T12
110Not Covered
111CoveredT2,T6,T12

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T6,T12

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T6,T12

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T6,T12
10CoveredT2,T6,T12
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T6,T12
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T6,T12
0 0 Covered T2,T6,T12


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T12
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 178490489 8648476 0 0
DepthKnown_A 178490489 41113805 0 0
RvalidKnown_A 178490489 41113805 0 0
WreadyKnown_A 178490489 41113805 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 178490489 8648476 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 8648476 0 0
T2 538103 50114 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 60741 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 59061 0 0
T13 0 2948 0 0
T14 0 29175 0 0
T16 0 1014 0 0
T21 0 42139 0 0
T22 0 625 0 0
T23 0 82083 0 0
T24 0 817 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 8648476 0 0
T2 538103 50114 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 60741 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 59061 0 0
T13 0 2948 0 0
T14 0 29175 0 0
T16 0 1014 0 0
T21 0 42139 0 0
T22 0 625 0 0
T23 0 82083 0 0
T24 0 817 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T6,T12

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T6,T12
10Not Covered
11CoveredT2,T6,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT2,T6,T12
101Not Covered
110Not Covered
111CoveredT2,T6,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T6,T12

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T12
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T12


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T2,T6,T12
0 0 Covered T2,T6,T12


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T12
0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 178490489 277981 0 0
DepthKnown_A 178490489 41113805 0 0
RvalidKnown_A 178490489 41113805 0 0
WreadyKnown_A 178490489 41113805 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 178490489 277981 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 277981 0 0
T2 538103 1610 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 1964 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 1903 0 0
T13 0 94 0 0
T14 0 938 0 0
T16 0 33 0 0
T21 0 1353 0 0
T22 0 20 0 0
T23 0 2631 0 0
T24 0 25 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 41113805 0 0
T2 538103 217760 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 138712 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 327792 0 0
T13 0 9152 0 0
T14 0 77880 0 0
T15 0 66232 0 0
T16 0 2512 0 0
T17 0 84896 0 0
T21 0 107432 0 0
T22 0 3128 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 178490489 277981 0 0
T2 538103 1610 0 0
T3 264056 0 0 0
T4 133026 0 0 0
T5 180875 0 0 0
T6 139262 1964 0 0
T7 52096 0 0 0
T8 112882 0 0 0
T10 21591 0 0 0
T11 219546 0 0 0
T12 169415 1903 0 0
T13 0 94 0 0
T14 0 938 0 0
T16 0 33 0 0
T21 0 1353 0 0
T22 0 20 0 0
T23 0 2631 0 0
T24 0 25 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T4,T10
110Not Covered
111CoveredT2,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 546387782 3209022 0 0
DepthKnown_A 546387782 546302971 0 0
RvalidKnown_A 546387782 546302971 0 0
WreadyKnown_A 546387782 546302971 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 546387782 3209022 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 3209022 0 0
T2 563524 13285 0 0
T3 268026 832 0 0
T4 107577 7096 0 0
T5 909689 2880 0 0
T6 976342 15808 0 0
T7 264469 832 0 0
T8 34767 1344 0 0
T9 5429 0 0 0
T10 27701 3863 0 0
T11 116306 832 0 0
T12 0 19968 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 3209022 0 0
T2 563524 13285 0 0
T3 268026 832 0 0
T4 107577 7096 0 0
T5 909689 2880 0 0
T6 976342 15808 0 0
T7 264469 832 0 0
T8 34767 1344 0 0
T9 5429 0 0 0
T10 27701 3863 0 0
T11 116306 832 0 0
T12 0 19968 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 546387782 0 0 0
DepthKnown_A 546387782 546302971 0 0
RvalidKnown_A 546387782 546302971 0 0
WreadyKnown_A 546387782 546302971 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 546387782 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 546387782 0 0 0
DepthKnown_A 546387782 546302971 0 0
RvalidKnown_A 546387782 546302971 0 0
WreadyKnown_A 546387782 546302971 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 546387782 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T6,T12
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T6,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T13,T14
110Not Covered
111CoveredT2,T6,T12

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T12
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T12


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T12
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 546387782 462372 0 0
DepthKnown_A 546387782 546302971 0 0
RvalidKnown_A 546387782 546302971 0 0
WreadyKnown_A 546387782 546302971 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 546387782 462372 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 462372 0 0
T2 563524 4248 0 0
T3 268026 0 0 0
T4 107577 0 0 0
T5 909689 0 0 0
T6 976342 1795 0 0
T7 264469 0 0 0
T8 34767 0 0 0
T9 5429 0 0 0
T10 27701 0 0 0
T11 116306 0 0 0
T12 0 1792 0 0
T13 0 57 0 0
T14 0 3519 0 0
T16 0 97 0 0
T21 0 695 0 0
T22 0 61 0 0
T23 0 8053 0 0
T24 0 479 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 546302971 0 0
T1 1396 1310 0 0
T2 563524 563318 0 0
T3 268026 267954 0 0
T4 107577 107570 0 0
T5 909689 909614 0 0
T6 976342 976333 0 0
T7 264469 264389 0 0
T8 34767 34680 0 0
T9 5429 5294 0 0
T10 27701 27610 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 546387782 462372 0 0
T2 563524 4248 0 0
T3 268026 0 0 0
T4 107577 0 0 0
T5 909689 0 0 0
T6 976342 1795 0 0
T7 264469 0 0 0
T8 34767 0 0 0
T9 5429 0 0 0
T10 27701 0 0 0
T11 116306 0 0 0
T12 0 1792 0 0
T13 0 57 0 0
T14 0 3519 0 0
T16 0 97 0 0
T21 0 695 0 0
T22 0 61 0 0
T23 0 8053 0 0
T24 0 479 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%