Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
341232762 |
866 |
0 |
0 |
T11 |
23652 |
7 |
0 |
0 |
T18 |
388384 |
0 |
0 |
0 |
T19 |
16926 |
0 |
0 |
0 |
T22 |
3378 |
0 |
0 |
0 |
T23 |
6794 |
0 |
0 |
0 |
T58 |
527266 |
0 |
0 |
0 |
T66 |
45816 |
0 |
0 |
0 |
T72 |
276880 |
0 |
0 |
0 |
T87 |
225920 |
11 |
0 |
0 |
T88 |
161256 |
7 |
0 |
0 |
T89 |
0 |
4 |
0 |
0 |
T96 |
0 |
7 |
0 |
0 |
T130 |
0 |
7 |
0 |
0 |
T151 |
0 |
7 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T154 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119268090 |
866 |
0 |
0 |
T11 |
49000 |
7 |
0 |
0 |
T18 |
1084190 |
0 |
0 |
0 |
T19 |
4576 |
0 |
0 |
0 |
T23 |
1008 |
0 |
0 |
0 |
T58 |
1300580 |
0 |
0 |
0 |
T66 |
65830 |
0 |
0 |
0 |
T72 |
270976 |
0 |
0 |
0 |
T87 |
217986 |
11 |
0 |
0 |
T88 |
31454 |
7 |
0 |
0 |
T89 |
101404 |
4 |
0 |
0 |
T96 |
0 |
7 |
0 |
0 |
T130 |
0 |
7 |
0 |
0 |
T151 |
0 |
7 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
T154 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113744254 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39756030 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113744254 |
347 |
0 |
0 |
T11 |
11826 |
2 |
0 |
0 |
T18 |
194192 |
0 |
0 |
0 |
T19 |
8463 |
0 |
0 |
0 |
T22 |
1689 |
0 |
0 |
0 |
T23 |
3397 |
0 |
0 |
0 |
T58 |
263633 |
0 |
0 |
0 |
T66 |
22908 |
0 |
0 |
0 |
T72 |
138440 |
0 |
0 |
0 |
T87 |
112960 |
6 |
0 |
0 |
T88 |
80628 |
2 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T154 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39756030 |
347 |
0 |
0 |
T11 |
24500 |
2 |
0 |
0 |
T18 |
542095 |
0 |
0 |
0 |
T19 |
2288 |
0 |
0 |
0 |
T23 |
504 |
0 |
0 |
0 |
T58 |
650290 |
0 |
0 |
0 |
T66 |
32915 |
0 |
0 |
0 |
T72 |
135488 |
0 |
0 |
0 |
T87 |
108993 |
6 |
0 |
0 |
T88 |
15727 |
2 |
0 |
0 |
T89 |
50702 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
T154 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T87,T88 |
1 | 0 | Covered | T11,T87,T88 |
1 | 1 | Covered | T11,T87,T88 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113744254 |
519 |
0 |
0 |
T11 |
11826 |
5 |
0 |
0 |
T18 |
194192 |
0 |
0 |
0 |
T19 |
8463 |
0 |
0 |
0 |
T22 |
1689 |
0 |
0 |
0 |
T23 |
3397 |
0 |
0 |
0 |
T58 |
263633 |
0 |
0 |
0 |
T66 |
22908 |
0 |
0 |
0 |
T72 |
138440 |
0 |
0 |
0 |
T87 |
112960 |
5 |
0 |
0 |
T88 |
80628 |
5 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T96 |
0 |
5 |
0 |
0 |
T130 |
0 |
5 |
0 |
0 |
T151 |
0 |
5 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
5 |
0 |
0 |
T154 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39756030 |
519 |
0 |
0 |
T11 |
24500 |
5 |
0 |
0 |
T18 |
542095 |
0 |
0 |
0 |
T19 |
2288 |
0 |
0 |
0 |
T23 |
504 |
0 |
0 |
0 |
T58 |
650290 |
0 |
0 |
0 |
T66 |
32915 |
0 |
0 |
0 |
T72 |
135488 |
0 |
0 |
0 |
T87 |
108993 |
5 |
0 |
0 |
T88 |
15727 |
5 |
0 |
0 |
T89 |
50702 |
2 |
0 |
0 |
T96 |
0 |
5 |
0 |
0 |
T130 |
0 |
5 |
0 |
0 |
T151 |
0 |
5 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
5 |
0 |
0 |
T154 |
0 |
5 |
0 |
0 |