Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T10,T11 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
364423644 |
931 |
0 |
0 |
T4 |
88191 |
4 |
0 |
0 |
T5 |
51612 |
0 |
0 |
0 |
T6 |
101513 |
0 |
0 |
0 |
T8 |
631962 |
0 |
0 |
0 |
T9 |
131405 |
0 |
0 |
0 |
T10 |
610212 |
30 |
0 |
0 |
T11 |
200062 |
11 |
0 |
0 |
T12 |
43260 |
0 |
0 |
0 |
T13 |
35506 |
7 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
T15 |
2184 |
0 |
0 |
0 |
T16 |
7322 |
0 |
0 |
0 |
T17 |
1918 |
0 |
0 |
0 |
T18 |
1964 |
0 |
0 |
0 |
T19 |
664315 |
0 |
0 |
0 |
T20 |
1094 |
0 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T90 |
0 |
7 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T110 |
0 |
7 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T161 |
0 |
7 |
0 |
0 |
T162 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117043011 |
931 |
0 |
0 |
T4 |
82517 |
4 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
117980 |
30 |
0 |
0 |
T11 |
332458 |
11 |
0 |
0 |
T12 |
158855 |
0 |
0 |
0 |
T13 |
12949 |
7 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
1408 |
0 |
0 |
0 |
T16 |
2288 |
0 |
0 |
0 |
T19 |
91787 |
0 |
0 |
0 |
T21 |
9097 |
0 |
0 |
0 |
T25 |
192 |
0 |
0 |
0 |
T60 |
1488 |
0 |
0 |
0 |
T82 |
0 |
6 |
0 |
0 |
T90 |
0 |
7 |
0 |
0 |
T91 |
0 |
7 |
0 |
0 |
T110 |
0 |
7 |
0 |
0 |
T143 |
0 |
10 |
0 |
0 |
T161 |
0 |
7 |
0 |
0 |
T162 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 2 | 25.00 |
Logical | 8 | 2 | 25.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T11,T13 |
1 | 0 | Covered | T10,T11,T13 |
1 | 1 | Covered | T10,T11,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T11,T13 |
1 | 0 | Covered | T10,T11,T13 |
1 | 1 | Covered | T10,T11,T13 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
365 |
0 |
0 |
T10 |
305106 |
15 |
0 |
0 |
T11 |
100031 |
6 |
0 |
0 |
T12 |
43260 |
0 |
0 |
0 |
T13 |
35506 |
2 |
0 |
0 |
T15 |
1092 |
0 |
0 |
0 |
T16 |
3661 |
0 |
0 |
0 |
T17 |
1918 |
0 |
0 |
0 |
T18 |
1964 |
0 |
0 |
0 |
T19 |
664315 |
0 |
0 |
0 |
T20 |
1094 |
0 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T162 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
365 |
0 |
0 |
T10 |
58990 |
15 |
0 |
0 |
T11 |
166229 |
6 |
0 |
0 |
T12 |
158855 |
0 |
0 |
0 |
T13 |
12949 |
2 |
0 |
0 |
T15 |
704 |
0 |
0 |
0 |
T16 |
1144 |
0 |
0 |
0 |
T19 |
91787 |
0 |
0 |
0 |
T21 |
9097 |
0 |
0 |
0 |
T25 |
192 |
0 |
0 |
0 |
T60 |
1488 |
0 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T90 |
0 |
2 |
0 |
0 |
T91 |
0 |
2 |
0 |
0 |
T110 |
0 |
2 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T162 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T10,T11 |
1 | 0 | Covered | T4,T10,T11 |
1 | 1 | Covered | T4,T10,T11 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121474548 |
566 |
0 |
0 |
T4 |
88191 |
4 |
0 |
0 |
T5 |
51612 |
0 |
0 |
0 |
T6 |
101513 |
0 |
0 |
0 |
T8 |
631962 |
0 |
0 |
0 |
T9 |
131405 |
0 |
0 |
0 |
T10 |
305106 |
15 |
0 |
0 |
T11 |
100031 |
5 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
87494 |
0 |
0 |
0 |
T15 |
1092 |
0 |
0 |
0 |
T16 |
3661 |
0 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T90 |
0 |
5 |
0 |
0 |
T91 |
0 |
5 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T161 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39014337 |
566 |
0 |
0 |
T4 |
82517 |
4 |
0 |
0 |
T5 |
71078 |
0 |
0 |
0 |
T6 |
201598 |
0 |
0 |
0 |
T8 |
104368 |
0 |
0 |
0 |
T9 |
125712 |
0 |
0 |
0 |
T10 |
58990 |
15 |
0 |
0 |
T11 |
166229 |
5 |
0 |
0 |
T13 |
0 |
5 |
0 |
0 |
T14 |
135128 |
0 |
0 |
0 |
T15 |
704 |
0 |
0 |
0 |
T16 |
1144 |
0 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T90 |
0 |
5 |
0 |
0 |
T91 |
0 |
5 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T161 |
0 |
5 |
0 |
0 |