Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_mem


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Module : prim_generic_ram_1r1w
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Module : prim_generic_ram_1r1w
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 544497614 2785890 0 0
gen_wmask[1].MaskCheckPortA_A 544497614 2785890 0 0
gen_wmask[2].MaskCheckPortA_A 544497614 2785890 0 0
gen_wmask[3].MaskCheckPortA_A 544497614 2785890 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 544497614 2785890 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 781653 4743 0 0
T6 1013 0 0 0
T7 4061 0 0 0
T8 1545417 13928 0 0
T9 1397332 14788 0 0
T10 1774 0 0 0
T11 793295 12763 0 0
T12 85752 832 0 0
T13 14364 832 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T30 0 832 0 0
T31 115218 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 544497614 2785890 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 781653 4743 0 0
T6 1013 0 0 0
T7 4061 0 0 0
T8 1545417 13928 0 0
T9 1397332 14788 0 0
T10 1774 0 0 0
T11 793295 12763 0 0
T12 85752 832 0 0
T13 14364 832 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T30 0 832 0 0
T31 115218 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 544497614 2785890 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 781653 4743 0 0
T6 1013 0 0 0
T7 4061 0 0 0
T8 1545417 13928 0 0
T9 1397332 14788 0 0
T10 1774 0 0 0
T11 793295 12763 0 0
T12 85752 832 0 0
T13 14364 832 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T30 0 832 0 0
T31 115218 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 544497614 2785890 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 781653 4743 0 0
T6 1013 0 0 0
T7 4061 0 0 0
T8 1545417 13928 0 0
T9 1397332 14788 0 0
T10 1774 0 0 0
T11 793295 12763 0 0
T12 85752 832 0 0
T13 14364 832 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T30 0 832 0 0
T31 115218 2 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
==> MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T3,T4


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_sys2spi_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 412556201 1826772 0 0
gen_wmask[1].MaskCheckPortA_A 412556201 1826772 0 0
gen_wmask[2].MaskCheckPortA_A 412556201 1826772 0 0
gen_wmask[3].MaskCheckPortA_A 412556201 1826772 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 1826772 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 3262 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 8452 0 0
T9 471864 8320 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 832 0 0
T30 0 832 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 1826772 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 3262 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 8452 0 0
T9 471864 8320 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 832 0 0
T30 0 832 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 1826772 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 3262 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 8452 0 0
T9 471864 8320 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 832 0 0
T30 0 832 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412556201 1826772 0 0
T1 79578 1856 0 0
T2 7625 0 0 0
T3 10028 832 0 0
T4 47239 832 0 0
T5 588821 3262 0 0
T6 941 0 0 0
T7 3145 0 0 0
T8 775874 8452 0 0
T9 471864 8320 0 0
T10 1774 0 0 0
T11 0 9152 0 0
T12 0 832 0 0
T13 0 832 0 0
T30 0 832 0 0

Line Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL1111100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
CONT_ASSIGN5411100.00
ALWAYS6644100.00
ALWAYS7722100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
45 1 1
54 4 4
66 1 1
67 1 1
68 1 1
69 1 1
MISSING_ELSE
MISSING_ELSE
77 1 1
78 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 66 2 2 100.00
IF 77 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv' or '../src/lowrisc_prim_generic_ram_1r1w_0/rtl/prim_generic_ram_1r1w.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 66 if (a_req_i)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T1,T3,T4


LineNo. Expression -1-: 77 if (b_req_i)

Branches:
-1-StatusTests
1 Covered T5,T8,T9
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spid_dpram.gen_ram1r1w.u_spi2sys_mem.u_mem.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_wmask[0].MaskCheckPortA_A 131941413 959118 0 0
gen_wmask[1].MaskCheckPortA_A 131941413 959118 0 0
gen_wmask[2].MaskCheckPortA_A 131941413 959118 0 0
gen_wmask[3].MaskCheckPortA_A 131941413 959118 0 0


gen_wmask[0].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 959118 0 0
T5 192832 1481 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 5476 0 0
T9 925468 6468 0 0
T11 793295 3611 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T31 115218 2 0 0

gen_wmask[1].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 959118 0 0
T5 192832 1481 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 5476 0 0
T9 925468 6468 0 0
T11 793295 3611 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T31 115218 2 0 0

gen_wmask[2].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 959118 0 0
T5 192832 1481 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 5476 0 0
T9 925468 6468 0 0
T11 793295 3611 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T31 115218 2 0 0

gen_wmask[3].MaskCheckPortA_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 131941413 959118 0 0
T5 192832 1481 0 0
T6 72 0 0 0
T7 916 0 0 0
T8 769543 5476 0 0
T9 925468 6468 0 0
T11 793295 3611 0 0
T12 85752 0 0 0
T13 14364 0 0 0
T14 69258 0 0 0
T16 0 6693 0 0
T17 0 2249 0 0
T19 0 246 0 0
T28 0 7670 0 0
T29 0 7074 0 0
T31 115218 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%