Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
17357680 |
0 |
0 |
T1 |
35505 |
7181 |
0 |
0 |
T2 |
4848 |
4326 |
0 |
0 |
T3 |
47340 |
7240 |
0 |
0 |
T4 |
208202 |
980 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
27610 |
0 |
0 |
T12 |
16866 |
15717 |
0 |
0 |
T13 |
0 |
916 |
0 |
0 |
T14 |
0 |
2912 |
0 |
0 |
T15 |
0 |
9123 |
0 |
0 |
T52 |
0 |
13299 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
17357680 |
0 |
0 |
T1 |
35505 |
7181 |
0 |
0 |
T2 |
4848 |
4326 |
0 |
0 |
T3 |
47340 |
7240 |
0 |
0 |
T4 |
208202 |
980 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
27610 |
0 |
0 |
T12 |
16866 |
15717 |
0 |
0 |
T13 |
0 |
916 |
0 |
0 |
T14 |
0 |
2912 |
0 |
0 |
T15 |
0 |
9123 |
0 |
0 |
T52 |
0 |
13299 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
18239250 |
0 |
0 |
T1 |
35505 |
7456 |
0 |
0 |
T2 |
4848 |
4640 |
0 |
0 |
T3 |
47340 |
8268 |
0 |
0 |
T4 |
208202 |
1040 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
28638 |
0 |
0 |
T12 |
16866 |
16610 |
0 |
0 |
T13 |
0 |
1040 |
0 |
0 |
T14 |
0 |
3096 |
0 |
0 |
T15 |
0 |
9729 |
0 |
0 |
T52 |
0 |
14110 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
18239250 |
0 |
0 |
T1 |
35505 |
7456 |
0 |
0 |
T2 |
4848 |
4640 |
0 |
0 |
T3 |
47340 |
8268 |
0 |
0 |
T4 |
208202 |
1040 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
28638 |
0 |
0 |
T12 |
16866 |
16610 |
0 |
0 |
T13 |
0 |
1040 |
0 |
0 |
T14 |
0 |
3096 |
0 |
0 |
T15 |
0 |
9729 |
0 |
0 |
T52 |
0 |
14110 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
97022432 |
0 |
0 |
T1 |
35505 |
34816 |
0 |
0 |
T2 |
4848 |
4848 |
0 |
0 |
T3 |
47340 |
47340 |
0 |
0 |
T4 |
208202 |
207400 |
0 |
0 |
T7 |
504 |
0 |
0 |
0 |
T8 |
541 |
0 |
0 |
0 |
T9 |
100739 |
0 |
0 |
0 |
T10 |
111681 |
0 |
0 |
0 |
T11 |
269666 |
141469 |
0 |
0 |
T12 |
16866 |
16866 |
0 |
0 |
T13 |
0 |
38128 |
0 |
0 |
T14 |
0 |
18288 |
0 |
0 |
T15 |
0 |
9769 |
0 |
0 |
T16 |
0 |
107264 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T11,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T11,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T11,T17 |
1 | 0 | 1 | Covered | T10,T11,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T11,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T17 |
1 | 0 | Covered | T10,T11,T17 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
6270383 |
0 |
0 |
T10 |
111681 |
39701 |
0 |
0 |
T11 |
269666 |
56091 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T16 |
107264 |
0 |
0 |
0 |
T17 |
2081 |
1330 |
0 |
0 |
T18 |
229035 |
22975 |
0 |
0 |
T20 |
0 |
935 |
0 |
0 |
T21 |
0 |
432 |
0 |
0 |
T26 |
0 |
1872 |
0 |
0 |
T27 |
0 |
21281 |
0 |
0 |
T29 |
0 |
37568 |
0 |
0 |
T43 |
0 |
22294 |
0 |
0 |
T52 |
14390 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
6270383 |
0 |
0 |
T10 |
111681 |
39701 |
0 |
0 |
T11 |
269666 |
56091 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T16 |
107264 |
0 |
0 |
0 |
T17 |
2081 |
1330 |
0 |
0 |
T18 |
229035 |
22975 |
0 |
0 |
T20 |
0 |
935 |
0 |
0 |
T21 |
0 |
432 |
0 |
0 |
T26 |
0 |
1872 |
0 |
0 |
T27 |
0 |
21281 |
0 |
0 |
T29 |
0 |
37568 |
0 |
0 |
T43 |
0 |
22294 |
0 |
0 |
T52 |
14390 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T10,T11,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T7,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T11,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T10,T11,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T10,T11,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T10,T11,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
201505 |
0 |
0 |
T10 |
111681 |
1282 |
0 |
0 |
T11 |
269666 |
1804 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T16 |
107264 |
0 |
0 |
0 |
T17 |
2081 |
42 |
0 |
0 |
T18 |
229035 |
737 |
0 |
0 |
T20 |
0 |
30 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T26 |
0 |
60 |
0 |
0 |
T27 |
0 |
685 |
0 |
0 |
T29 |
0 |
1204 |
0 |
0 |
T43 |
0 |
720 |
0 |
0 |
T52 |
14390 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
29072588 |
0 |
0 |
T7 |
504 |
504 |
0 |
0 |
T8 |
541 |
216 |
0 |
0 |
T9 |
100739 |
95696 |
0 |
0 |
T10 |
111681 |
107576 |
0 |
0 |
T11 |
269666 |
121512 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T17 |
2081 |
1664 |
0 |
0 |
T18 |
0 |
225816 |
0 |
0 |
T20 |
0 |
2624 |
0 |
0 |
T21 |
0 |
2200 |
0 |
0 |
T26 |
0 |
3056 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127405763 |
201505 |
0 |
0 |
T10 |
111681 |
1282 |
0 |
0 |
T11 |
269666 |
1804 |
0 |
0 |
T12 |
16866 |
0 |
0 |
0 |
T13 |
38128 |
0 |
0 |
0 |
T14 |
18702 |
0 |
0 |
0 |
T15 |
9769 |
0 |
0 |
0 |
T16 |
107264 |
0 |
0 |
0 |
T17 |
2081 |
42 |
0 |
0 |
T18 |
229035 |
737 |
0 |
0 |
T20 |
0 |
30 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T26 |
0 |
60 |
0 |
0 |
T27 |
0 |
685 |
0 |
0 |
T29 |
0 |
1204 |
0 |
0 |
T43 |
0 |
720 |
0 |
0 |
T52 |
14390 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
2693924 |
0 |
0 |
T1 |
214513 |
1092 |
0 |
0 |
T2 |
36958 |
832 |
0 |
0 |
T3 |
195998 |
832 |
0 |
0 |
T4 |
104812 |
832 |
0 |
0 |
T5 |
1202 |
0 |
0 |
0 |
T6 |
1346 |
0 |
0 |
0 |
T7 |
3339 |
0 |
0 |
0 |
T8 |
3105 |
0 |
0 |
0 |
T9 |
798771 |
0 |
0 |
0 |
T10 |
664553 |
0 |
0 |
0 |
T11 |
0 |
4160 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3675 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
1344 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
2693924 |
0 |
0 |
T1 |
214513 |
1092 |
0 |
0 |
T2 |
36958 |
832 |
0 |
0 |
T3 |
195998 |
832 |
0 |
0 |
T4 |
104812 |
832 |
0 |
0 |
T5 |
1202 |
0 |
0 |
0 |
T6 |
1346 |
0 |
0 |
0 |
T7 |
3339 |
0 |
0 |
0 |
T8 |
3105 |
0 |
0 |
0 |
T9 |
798771 |
0 |
0 |
0 |
T10 |
664553 |
0 |
0 |
0 |
T11 |
0 |
4160 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
3675 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
1344 |
0 |
0 |
T16 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
404630686 |
0 |
0 |
T1 |
214513 |
214427 |
0 |
0 |
T2 |
36958 |
36884 |
0 |
0 |
T3 |
195998 |
195918 |
0 |
0 |
T4 |
104812 |
104805 |
0 |
0 |
T5 |
1202 |
1118 |
0 |
0 |
T6 |
1346 |
1263 |
0 |
0 |
T7 |
3339 |
3280 |
0 |
0 |
T8 |
3105 |
3030 |
0 |
0 |
T9 |
798771 |
798712 |
0 |
0 |
T10 |
664553 |
664481 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404716143 |
0 |
0 |
0 |