| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 685 | 0 | 10 |
| Category 0 | 685 | 0 | 10 |
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 685 | 0 | 10 |
| Severity 0 | 685 | 0 | 10 |
| NUMBER | PERCENT | |
| Total Number | 685 | 100.00 |
| Uncovered | 29 | 4.23 |
| Success | 656 | 95.77 |
| Failure | 0 | 0.00 |
| Incomplete | 1 | 0.15 |
| Without Attempts | 6 | 0.88 |
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 |
| Uncovered | 0 | 0.00 |
| All Matches | 10 | 100.00 |
| First Matches | 10 | 100.00 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb.RoundRobin_A | 0 | 0 | 404716143 | 3 | 0 | 906 |
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC |
| tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
| tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
| tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
| tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
| tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 | |
| tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic.selKnown1 | 0 | 0 | 0 | 0 | 0 | 0 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 406917266 | 63826 | 63826 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 406917266 | 2571 | 2571 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 406917266 | 2602 | 2602 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 406917266 | 1737 | 1737 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 406917266 | 158 | 158 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 406917266 | 1324 | 1324 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 406917266 | 821 | 821 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 406917266 | 14553 | 14553 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 406917266 | 930810 | 930810 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 406917266 | 3555587 | 3555587 | 1061 |
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC |
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 406917266 | 63826 | 63826 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 406917266 | 2571 | 2571 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 406917266 | 2602 | 2602 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 406917266 | 1737 | 1737 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 406917266 | 158 | 158 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 406917266 | 1324 | 1324 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 406917266 | 821 | 821 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 406917266 | 14553 | 14553 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 406917266 | 930810 | 930810 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 406917266 | 3555587 | 3555587 | 1061 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |